FPD750P100 0.5W PACKAGED POWER PHEMT * FEATURES 26.5 dBm Linear Output Power 18.5 dB Power Gain at 2 GHz 11.5 dB Maximum Stable Gain at 10 GHz 36 dBm Output IP3 45% Power-Added Efficiency at 2 GHz * DESCRIPTION AND APPLICATIONS The FPD750P100 is a packaged AlGaAs/InGaAs pseudomorphic High Electron Mobility Transistor (PHEMT), featuring a 0.25 m by 750 m Schottky barrier gate, defined by high-resolution stepperbased photolithography. The recessed and offset Gate structure minimizes parasitics to optimize performance. The epitaxial structure and processing have been optimized for reliable high-power applications. The FPD750P100 also features Si3N4 passivation and is also available in die form and in the low cost plastic SOT89, SOT343, and DFN plastic packages. Typical applications include commercial and other narrowband and broadband high-performance amplifiers, including SATCOM uplink transmitters, PCS/Cellular low-voltage high-efficiency output amplifiers, and medium-haul digital radio transmitters. * ELECTRICAL SPECIFICATIONS AT 22C Parameter Symbol Test Conditions Min Typ Max Units UNLESS OTHERWISE NOTED, RF SPECIFICATIONS MEASURED AT f = 2 GHz USING CW SIGNAL Power at 1dB Gain Compression P1dB VDS = 8 V; IDS = 50% IDSS 25.0 26.5 dBm Power Gain at P1dB G1dB VDS = 8 V; IDS = 50% IDSS 18.0 18.5 dB Maximum Stable Gain (S21/S12) SSG VDS = 8 V; IDS = 50% IDSS f = 2 GHz 22.0 23.0 dB f = 10 GHz 10.5 11.5 dB 45 % 36 dBm Power-Added Efficiency PAE VDS = 8 V; IDS = 50% IDSS; POUT = P1dB Output Third-Order Intercept Point IP3 VDS = 8V; IDS = 50% IDSS (from 15 to 5 dB below P1dB) Matched for optimal power Saturated Drain-Source Current IDSS VDS = 1.3 V; VGS = 0 V 185 230 Maximum Drain-Source Current IMAX VDS = 1.3 V; VGS +1 V 375 280 mA mA Transconductance GM VDS = 1.3 V; VGS = 0 V 200 Gate-Source Leakage Current IGSO VGS = -5 V 1 15 A Pinch-Off Voltage |VP| VDS = 1.3 V; IDS = 0.75 mA 0.7 1.0 1.3 V Gate-Drain Breakdown Voltage |VBDGD| IGD = 0.75 mA 14.5 16.0 V Thermal Resistivity (see Notes) JC VDS > 6V 48 C/W Phone: +1 408 850-5790 Fax: +1 408 850-5766 http://www.filtronic.co.uk/semis mS Released: 6/27/05 Email: sales@filcsi.com FPD750P100 0.5W PACKAGED POWER PHEMT * RECOMMENDED BIAS CONDITIONS: Drain-Source Voltage: * 5V to 8V 33% to 50% IDSS ABSOLUTE MAXIMUM RATINGS1 Parameter Symbol Test Conditions Max Units Drain-Source Voltage VDS -3V < VGS < +0V 9 V Gate-Source Voltage VGS 0V < VDS < +8V -3 V Drain-Source Current IDS For VDS > 2V IDSS mA Gate Current IG Forward or reverse current 7.5 mA PIN Under any acceptable bias state 175 mW Channel Operating Temperature TCH Under any acceptable bias state 175 C Storage Temperature TSTG Non-Operating Storage 150 C Total Power Dissipation PTOT See De-Rating Note below 2.3 W Comp. Under any bias conditions 5 dB 2 or more Max. Limits 80 % RF Input Power 2 Gain Compression 3 Simultaneous Combination of Limits 1 3 Drain-Source Current: TAmbient = 22C unless otherwise noted Min -40 2 Max. RF Input Limit must be further limited if input VSWR > 2.5:1 Users should avoid exceeding 80% of 2 or more Limits simultaneously Notes: * Operating conditions that exceed the Absolute Maximum Ratings could result in permanent damage to the device. * Thermal Resitivity specification assumes a Au/Sn eutectic die attach onto a Au-plated copper heatsink or rib. * Power Dissipation defined as: PTOT (PDC + PIN) - POUT, where PDC: DC Bias Power PIN: RF Input Power POUT: RF Output Power * Absolute Maximum Power Dissipation to be de-rated as follows above 22C: PTOT= 2.3W - (0.0147W/C) x THS where THS = heatsink or ambient temperature above 22C Example: For a 85C heatsink temperature: PTOT = 2.3W - (0.0147 x (85 - 22)) = 1.37W * HANDLING PRECAUTIONS To avoid damage to the devices care should be exercised during handling. Proper Electrostatic Discharge (ESD) precautions should be observed at all stages of storage, handling, assembly, and testing. These devices should be treated as Class 0 (< 250V) per JESD22-A114-B, Human Body Model, and Class A (< 200V) per JESD22-A115-A, Machine Model. Phone: +1 408 850-5790 Fax: +1 408 850-5766 http://www.filtronic.co.uk/semis Released: 6/27/05 Email: sales@filcsi.com FPD750P100 0.5W PACKAGED POWER PHEMT * APPLICATIONS NOTES & DESIGN DATA Applications Notes are available from your local Filtronic Sales Representative or directly from the factory. Complete design data, including S-parameters, noise data, and large-signal models are available on the Filtronic web site. * RECOMMENDED BIASING GUIDELINES: For most applications, a dual-bias circuit is required due to the amount of quiescent current drawn by the FPD3000P100. The Source of the discrete pHEMT device is wire-bonded to the package flange, and therefore self-biasing (using a bypassed Source resistor to set the Gate-Source voltage) is not practical. A dual-bias circuit will require a regulated and filtered negative Gate supply as well as a positive Drain supply. Typical Gate bias voltages will be about -0.4V. Active bias circuits can be employed if the dissipation by a Drain current sense resistor is acceptable, and in these cases the bias voltages must be sequenced so that the negative Gate voltage is established at its final value before the Drain voltage is reached, to prevent device self-oscillation. All information and specifications are subject to change without notice. Phone: +1 408 850-5790 Fax: +1 408 850-5766 http://www.filtronic.co.uk/semis Released: 6/27/05 Email: sales@filcsi.com