L6562AT Transition-mode PFC controller Features Guaranteed for extreme temperature range (outdoor) Proprietary multiplier design for minimum THD Very accurate adjustable output overvoltage protection DIP-8 SO-8 DIP-8/SO-8 packages Ultra-low (30 A) start-up current Low (2.5 mA) quiescent current Applications Digital leading-edge blanking on current sense PFC pre-regulators for: Disable function on E/A input Street lighting 1% (@ TJ = 25 C) internal reference voltage -600/+800 mA totem pole gate driver with active pull-down during UVLO and voltage clamp IEC61000-3-2 compliant SMPS (Flat TV, monitors, desktop PC, games) Electronic ballast Figure 1. Block diagram Table 1. Device summary Order codes Package Packaging L6562ATN DIP-8 Tube L6562ATD L6562ATDTR March 2009 SO-8 Rev 2 Tube Tape and reel 1/25 www.st.com 25 Contents L6562AT Contents 1 Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 2 Pin settings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 2.1 Pin connection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 2.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 3 Maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 4 Thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 5 Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 6 Typical electrical characteristic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 7 Application information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 7.1 Overvoltage protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 7.2 Disable function . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 7.3 THD optimizer circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 7.4 Operating with no auxiliary winding on the boost inductor . . . . . . . . . . . . 15 7.5 Comparison between the L6562AT and the L6562 . . . . . . . . . . . . . . . . . 16 8 Application examples and ideas . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 9 Package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 10 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 2/25 Description 1 L6562AT Description The L6562AT is a current-mode PFC controller operating in transition mode (TM). Coming with the same pin-out as its predecessors L6561 and L6562, it offers improved performance. The highly linear multiplier includes a special circuit, able to reduce AC input current distortion, that allows wide-range-mains operation with an extremely low THD, even over a large load range. The output voltage is controlled by means of a voltage-mode error amplifier and an accurate (1% @TJ = 25 C) internal voltage reference. The device features extremely low consumption (60 A max. before start-up and < 5.5 mA operating) and includes a disable function suitable for IC remote ON/OFF, which makes it easier to comply with energy saving requirements (Blue Angel, EnergyStar, Energy2000, etc.). An effective two-step OVP enables to safely handle over-voltages either occurring at startup or resulting from load disconnection. The totem-pole output stage, capable of 600 mA source and 800 mA sink current, is suitable to drive high current MOSFETs or IGBTs. This, combined with the other features and the possibility to operate with the proprietary fixed-off-time control, makes the device an excellent low-cost solution for EN61000-3-2 compliant SMPS in excess of 350 W. 3/25 Pin settings L6562AT 2 Pin settings 2.1 Pin connection Figure 2. 2.2 INV 1 8 Vcc COMP 2 7 GD MULT 3 6 GND CS 4 5 ZCD Pin description Table 2. 4/25 Pin connection (top view) Pin description Pin N Name Description 1 INV Inverting input of the error amplifier. The information on the output voltage of the PFC pre-regulator is fed into this pin through a resistor divider. The pin doubles as an ON/OFF control input. 2 COMP Output of the error amplifier. A compensation network is placed between this pin and INV to achieve stability of the voltage control loop and ensure high power factor and low THD. 3 MULT Main input to the multiplier. This pin is connected to the rectified mains voltage via a resistor divider and provides the sinusoidal reference to the current loop. Input to the PWM comparator. The current flowing in the MOSFET is sensed through a resistor, the resulting voltage is applied to this pin and compared with an internal sinusoidal-shaped reference, generated by the multiplier, to determine MOSFET's turn-off. The pin is equipped with 200 ns leading-edge blanking for improved noise immunity. 4 CS 5 ZCD Boost inductor's demagnetization sensing input for transition-mode operation. A negative-going edge triggers MOSFET's turn-on. 6 GND Ground. Current return for both the signal part of the IC and the gate driver. 7 GD Gate driver output. The totem pole output stage is able to drive power MOSFET's and IGBT's with a peak current of 600 mA source and 800 mA sink. The high-level voltage of this pin is clamped at about 12 V to avoid excessive gate voltages in case the pin is supplied with a high Vcc. 8 Vcc Supply voltage of both the signal part of the IC and the gate driver. The supply voltage upper limit is extended to 22 V min. to provide more headroom for supply voltage changes. Maximum ratings 3 Maximum ratings Table 3. 4 L6562AT Absolute maximum ratings Symbol Pin VCC 8 IGD 7 --- 1 to 4 IZCD 5 Parameter Value Unit IC supply voltage (ICC 20 mA) Self-limited V Output totem pole peak current Self-limited A -0.3 to 8 V 10 mA Analog inputs and outputs Zero current detector max. current Thermal data Table 4. Thermal data Value Symbol Unit SO8 DIP8 RthJA Max. thermal resistance, junction-toambient 150 100 C/W PTOT Power dissipation @TA = 50 C 0.65 1 W TJ TSTG 5/25 Parameter Junction temperature operating range -40 to 150 C Storage temperature -55 to 150 C Electrical characteristics 5 L6562AT Electrical characteristics -40 C < TJ < +125 C, VCC = 12 V, CO = 1 nF; unless otherwise specified Table 5. Electrical characteristics Symbol Parameter Test condition Min Typ Max Unit 22.5 V Supply voltage VCC VccOn VccOff Operating range After turn-on 10.5 Turn-on threshold (1) 11.7 12.5 13.3 V Turn-off threshold (1) 9.5 10 10.5 V 2.8 V 25 28 V Hys Hysteresis VZ Zener voltage 2.2 ICC = 20 mA 22.5 Supply current Istart-up Iq ICC Iq Start-up current Before turn-on, VCC = 11 V 30 60 A Quiescent current After turn-on 2.5 3.9 mA 3.5 5.5 mA 1.7 2.2 mA -1 A Operating supply current @ 70 kHz Quiescent current During OVP (either static or dynamic) or VINV 150 mV Multiplier input IMULT Input bias current VMULT Linear operation range V cs -------------------V MULT K VMULT = 0 to 4 V 0 to 3 Output max. slope VMULT = 0 to 1 V, VCOMP = Upper clamp Gain (2) V 1 1.1 V/V VMULT = 1 V, VCOMP = 4 V, 0.32 0.38 0.47 TJ = 25 C 2.475 2.5 2.525 V Error amplifier VINV Voltage feedback input threshold 10.5 V < VCC < 22.5 V Line regulation VCC = 10.5 V to 22.5 V IINV Input bias current VINV = 0 to 3 V Gv Voltage gain Open loop GB Gain-bandwidth product ICOMP VCOMP (1) V 2.44 2.545 2 60 5 mV -1 A 80 dB 1 MHz Source current VCOMP = 4 V, VINV = 2.4 V -2 -3.5 Sink current VCOMP = 4 V, VINV = 2.6 V 2.5 4.5 Upper clamp voltage ISOURCE = 0.5 mA 5.1 5.7 6 V 2.1 2.25 2.4 V Lower clamp voltage ISINK = 0.5 mA (1) -5 mA mA VINVdis Disable threshold 150 200 250 mV VINVen Restart threshold 380 450 520 mV 6/25 Electrical characteristics Table 5. Symbol L6562AT Electrical characteristics (continued) Parameter Test condition Min Typ Max Unit 19.5 27 30.5 A Output overvoltage IOVP Dynamic OVP triggering current Hys Hysteresis (3) Static OVP threshold (1) 20 2.1 2.25 A 2.4 V -1 A 300 ns Current sense comparator ICS Input bias current tLEB Leading edge blanking td(H-L) VCS = 0 100 Delay to output 200 175 VCS Current sense clamp Vcsoffset Current sense offset VCOMP = Upper clamp, Vmult = 1.5 V 1.0 1.08 VMULT = 0 25 VMULT = 2.5 V 5 ns 1.16 V mV Zero current detector VZCDH Upper clamp voltage IZCD = 2.5 mA 5.0 5.7 6.5 V VZCDL Lower clamp voltage IZCD = - 2.5 mA -0.5 0 0.5 V VZCDA Arming voltage (positive-going edge) (3) 1.4 V VZCDT Triggering voltage (negative-going edge) (3) 0.7 V IZCDb Input bias current VZCD = 1 to 4.5 V 2 A IZCDsrc Source current capability -1.5 mA IZCDsnk Sink current capability 1.5 mA Start timer period 75 Starter tSTART 190 300 s 0.6 1.2 V Gate driver VOL Output low voltage Isink = 100 mA VOH Output high voltage Isource = 5 mA Isrcpk Peak source current -0.6 A Isnkpk Peak sink current 0.8 A 10.3 V tf Voltage fall time 30 70 ns tr Voltage rise time 60 130 ns 12 15 V 1.1 V VOclamp Output clamp voltage Isource = 5 mA; Vcc = 20 V UVLO saturation Vcc = 0 to VCCon, Isink = 2 mA 1. All the parameters are in tracking 2. The multiplier output is given by: Vcs = K VMULT (VCOMP - 2.5 ) 3. Parameters guaranteed by design, functionality tested in production. 7/25 9.5 10 Typical electrical characteristic 6 L6562AT Typical electrical characteristic Figure 3. Supply current vs supply voltage Figure 4. Start-up and UVLO vs TJ p 10.00 j 13 Vcc-ON 12 0.10 (V) Icc (mA) 1.00 11 10 0.01 Co = 1 nF f = 70 kHz Tj = 25C 0.00 0.00 Vcc-OFF 9 5.00 10.00 15.00 20.00 -50 25.00 0 Vcc (V) Figure 5. IC consumption vs TJ p 50 100 150 Tj (C) Figure 6. j Vcc Zener voltage vs TJ 28 10 Operating 27 Quiescent Disabled or during OVP 26 Icc (mA) VccZ (V) 1 24 Vcc = 12 V Co= 1 nF f = 70 kHz 0.1 25 23 Before start-up -50 0 50 Tj (C) 8/25 22 -50 0.01 100 150 0 50 Tj (C) 100 150 Typical electrical characteristic Figure 7. L6562AT Feedback reference vs TJ Figure 8. OVP current vs TJ j 35 2.6 34 Vcc = 12V Vcc = 12V 33 32 2.55 Iovp (uA) VREF (V) 31 2.5 30 29 28 27 26 2.45 25 24 2.4 23 -50 0 50 100 150 -50 0 Tj (C) Figure 9. 50 Tj (C) 100 150 E/A output clamp levels vs TJ Figure 10. Delay-to-output vs TJ 300 6 Upper clamp 5 tD (H-L) (ns) V COMP pin2 (V) 200 4 Vcc = 12V 3 Vcc = 12V 100 Lower clamp 2 0 1 -50 -50 0 50 Tj (C) 9/25 100 150 0 50 Tj (C) 100 150 Typical electrical characteristic L6562AT Figure 11. Multiplier characteristic Figure 12. Vcs clamp vs TJ p 1.3 1.2 V COMP (pin2) (V) Upper Volt. Clamp 1.1 Vcc = 12V 5.75 V 1.0 VCOMP = Upper clamp 4V 0.9 3.5V 5V 1.2 4.5V 0.7 Vcsx (V) Vcs (pin4) (V) 0.8 0.6 0.5 3V 0.4 1.1 0.3 0.2 0.1 2.5 V 0.0 1 -0.1 0 0.2 0.4 0.6 0.8 1 1.2 1.4 1.6 1.8 2 VMULT (pin3) (V) 2.2 2.4 2.6 2.8 0 50 100 150 Tj (C) Figure 13. ZCD clamp levels vs TJ p -50 3 Figure 14. Start-up timer vs TJ p j j 200 7 Upper clamp 6 190 5 Vzcd (V) Tstart (us) Vcc = 12V 4 IZCD = 2.5 mA 3 2 180 170 Vcc = 12V 1 160 Lower clamp 0 -1 -50 10/25 0 50 Tj (C) 100 150 150 -50 0 50 Tj (C) 100 150 Typical electrical characteristic L6562AT Figure 15. Gate-driver output low saturation Figure 16. Gate-drive output high saturation 5.00 12.00 Tj = 25 C 11.00 4.00 Vcc = 12V SOURCE 10.00 Vpin7 (V) Vpin7 (V) 3.00 2.00 9.00 8.00 Tj = 25 C 1.00 7.00 Vcc = 12V SINK 0.00 6.00 0 200 400 600 800 1000 0 200 400 600 I GD (mA) I GD (m A) Figure 17. Gate-drive clamp vs TJ Figure 18. Output gate drive low saturation vs TJ during UVLO 13.5 1.1 Vcc = 20V Isink = 2 mA 1 Vcc = 11V 0.9 Vpin7 (V) Vpin7 clamp (V) 13.25 13 Vcc = 0V 0.8 0.7 12.75 0.6 0.5 12.5 -50 11/25 0 50 Tj (C) 100 150 -50 0 50 Tj (C) 100 150 Application information L6562AT 7 Application information 7.1 Overvoltage protection Under steady-state conditions, the voltage control loop keeps the output voltage Vo of a PFC pre-regulator close to its nominal value, set by the resistors R1 and R2 of the output divider. Neglecting ripple components, the current through R1, IR1, equals that through R2, IR2. Considering that the non-inverting input of the error amplifier is internally referenced at 2.5 V, also the voltage at pin INV will be 2.5 V, then: Equation 1 V O - 2.5 I R2 = I R1 = 2.5 -------- = --------------------R1 R2 If the output voltage experiences an abrupt change Vo > 0 due to a load drop, the voltage at pin INV will be kept at 2.5 V by the local feedback of the error amplifier, a network connected between pins INV and COMP that introduces a long time constant to achieve high PF (this is why Vo can be large). As a result, the current through R2 will remain equal to 2.5/R2 but that through R1 will become: Equation 2 V O - 2.5 + V O I' R1 = --------------------------------------R1 The difference current IR1=I'R1-IR2=I'R1-IR1= Vo/R1 will flow through the compensation network and enter the error amplifier output (pin COMP). This current is monitored inside the device and if it reaches about 24 A the output voltage of the multiplier is forced to decrease, thus smoothly reducing the energy delivered to the output. As the current exceeds 27 A, the OVP is triggered (Dynamic OVP): the gate-drive is forced low to switch off the external power transistor and the IC put in an idle state. This condition is maintained until the current falls below approximately 7 A, which re-enables the internal starter and allows switching to restart. The output Vo that is able to trigger the Dynamic OVP function is then: Equation 3 VO = R1 * 20 * 10 - 6 An important advantage of this technique is that the OV level can be set independently of the regulated output voltage: the latter depends on the ratio of R1 to R2, the former on the individual value of R1. Another advantage is the precision: the tolerance of the detection current is 13%, i.e. 13% tolerance on Vo. Since Vo << Vo, the tolerance on the absolute value will be proportionally reduced. Example: Vo = 400 V, Vo = 40 V. Then: R1 = 40 V/27 A 1.5 M; R2 = 1.5 M *2.5/(400-2.5) = 9.43 k. The tolerance on the OVP level due to the L6562AT will be 40*0.13 = 5.3 V, that is 1.2 %. 12/25 Application information L6562AT When the load of a PFC pre-regulator is very low, the output voltage tends to stay steadily above the nominal value, which cannot be handled by the Dynamic OVP. If this occurs, however, the error amplifier output will saturate low; hence, when this is detected the external power transistor is switched off and the IC put in an idle state (static OVP). Normal operation is resumed as the error amplifier goes back into its linear region. As a result, the device will work in burst-mode, with a repetition rate that can be very low. When either OVP is activated the quiescent consumption of the IC is reduced to minimize the discharge of the Vcc capacitor and increase the hold-up capability of the IC supply system. 7.2 Disable function The INV pin doubles its function as a not-latched IC disable: a voltage below 0.2 V shuts down the IC and reduces its consumption at a lower value. To restart the IC, the voltage on the pin must exceed 0.45 V. The main usage of this function is a remote ON/OFF control input that can be driven by a PWM controller for power management purposes. However it also offers a certain degree of additional safety since it will cause the IC to shutdown in case the lower resistor of the output divider is shorted to ground or if the upper resistor is missing or fails open. 7.3 THD optimizer circuit The device is equipped with a special circuit that reduces the conduction dead-angle occurring to the AC input current near the zero-crossings of the line voltage (crossover distortion). In this way the THD (total harmonic distortion) of the current is considerably reduced. A major cause of this distortion is the inability of the system to transfer energy effectively when the instantaneous line voltage is very low. This effect is magnified by the highfrequency filter capacitor placed after the bridge rectifier, which retains some residual voltage that causes the diodes of the bridge rectifier to be reverse-biased and the input current flow to temporarily stop. 13/25 Application information L6562AT Figure 19. THD optimization: standard TM PFC controller (left side) and L6562AT (right side) Input current Input current Rectified mains voltage Imains Input current Rectified mains voltage Imains Input current MOSFET's drainVdrain voltage MOSFET's drainVdrain voltage To overcome this issue the circuit embedded in the device forces the PFC pre-regulator to process more energy near the line voltage zero-crossings as compared to that commanded by the control loop. This will result in both minimizing the time interval where energy transfer is lacking and fully discharging the high-frequency filter capacitor after the bridge. The effect of the circuit is shown in figure 2, where the key waveforms of a standard TM PFC controller are compared to those of the L6562AT. Essentially, the circuit artificially increases the ON-time of the power switch with a positive offset added to the output of the multiplier in the proximity of the line voltage zero-crossings. This offset is reduced as the instantaneous line voltage increases, so that it becomes negligible as the line voltage moves toward the top of the sinusoid. To maximally benefit from the THD optimizer circuit, the high-frequency filter capacitor after the bridge rectifier should be minimized, compatibly with EMI filtering needs. A large capacitance, in fact, introduces a conduction dead-angle of the AC input current in itself even with an ideal energy transfer by the PFC pre-regulator - thus making the action of the optimizer circuit little effective. 14/25 Application information 7.4 L6562AT Operating with no auxiliary winding on the boost inductor To generate the synchronization signal on the ZCD pin, the typical approach requires the connection between the pin and an auxiliary winding of the boost inductor through a limiting resistor. When the device is supplied by the cascaded DC-DC converter, it is necessary to introduce a supplementary winding to the PFC choke just to operate the ZCD pin. Another solution could be implemented by simply connecting the ZCD pin to the drain of the power MOSFET through an R-C network as shown in figure 3: in this way the highfrequency edges experienced by the drain will be transferred to the ZCD pin, hence arming and triggering the ZCD comparator. Also in this case the resistance value must be properly chosen to limit the current sourced/sunk by the ZCD pin. In typical applications with output voltages around 400 V, recommended values for these components are 22 pF (or 33 pF) for CZCD and 330 k for RZCD. With these values proper operation is guaranteed even with few volts difference between the regulated output voltage and the peak input voltage Figure 20. ZCD pin synchronization without auxiliary winding RZCD ZCD 5 L6562AT 15/25 CZCD Application information 7.5 L6562AT Comparison between the L6562AT and the L6562 The L6562AT is not a direct drop-in replacement of the L6562, even if both have the same pin-out. One function (Disable) has been relocated. Table 2 compares the two devices, i.e. those parameters that may result in different values of the external components. The parameters that have the most significant impact on the design, i.e. that definitely require external component changes when converting an L6562based design to the L6562AT, are highlighted in bold. Table 6. L6562AT vs L6562 Parameter L6562 L6562AT 12/9.5 V 12.5/10 V Turn-off threshold spread (max.) 0.8 V 0.5 V IC consumption before start-up (max.) 70 uA 60 uA 0.6 0.38 1.7 V 1.08 V Current sense propagation delay (delay-to-output) (typ.) 200 ns 175 ns Dynamic OVP triggering current (typ.) 40 A 27 A ZCD arm/trigger/clamp thresholds (typ.) 2.1/1.4/0.7 V 1.4/0.7/0 V IC turn-on and turn-off thresholds (typ.) Multiplier gain (typ.) Current sense reference clamp (typ.) Enable threshold (typ.) Gate-driver internal drop (max.) 0.3 V (1) 0.45 V (2) 2.6 V 2.2 V Leading-edge blanking on current sense No Yes Reference voltage accuracy (overall) 2.4% 1.8% 1. Function located on pin 5 (ZCD) 2. Function located on pin 1 (INV) The lower value (-36%) for the clamp level of the current sense reference voltage allows the use of a lower sense resistor for the same peak current, with a proportional reduction of the associated power dissipation. Essentially, the advantage is the reduction of the power dissipated in a single point (hotspot), which is a considerable benefit in applications where heat removal is critical, e.g. in adapters enclosed in a sealed plastic case. The lower value for the dynamic OVP triggering current allows the use of a higher resistance value (+48%) for the upper resistor of the divider sensing the output voltage of the PFC stage (keeping the same overvoltage level) with no significant increase of noise sensitivity. This reduction goes in favor of standby consumption in applications required to comply with energy saving regulations. 16/25 Application examples and ideas 8 L6562AT Application examples and ideas Figure 21. Demonstration board wide-range mains: electrical schematic Vo=400V Po=80W D1 NTC STTH1L06 2.5 R4 R5 270 k 270 k Vac 88V to 264V + P1 W08 C1 0.22 F 630V T1 R14 100 R11 1M R50 - 22 k R6 47 k R2 1 M VCC 8 MULT 3 COMP 5 C23 150 nF 2 L6562A L6562A GND C29 22 F 25V Boost Inductor Spec (ITACOIL E2543/E) E25x13x7 core, N67 ferrite 1.5 mm gap for 0.7 mH primary inductance Primary: 102 turns 20x0.1 mm Secondary: 10 turns 0.1 mm C4 100 nF INV 1 7 6 C2 10nF R12 1M C3 - 2200 nF ZCD - R3 15 k 17/25 C5 10 nF D2 1N5248B R1 1 M F1 4A/250V D8 1N4148 4 CS GD R7 33 C6 47 F 450V Q1 STP8NM50FP R8 47k R15 SHORTED R9 0.68 0.25W R10 0.68 0.25W R13 15 k R13B 82 k Application examples and ideas L6562AT Figure 22. L6562A 80W TM PFC evaluation Figure 23. L6562A 80W TM PFC evaluation board: compliance to EN61000-3-2 board: compliance to JEIDA-MITI standard standard Measurements @ 230Vac Full load EN61000-3-2 class D limits Measurements @ 100Vac Full load 1 Harmonic current (A) Harmonic current (A) 1 0.1 0.01 0.001 0.0001 0.1 0.01 0.001 0.0001 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 Harmonic Order (n) Harmonic Order (n) Vin = 230 Vac - 50 Hz, Pout = 80 W THD = 10.48%, PF = 0.973 Figure 24. L6562A 80W TM PFC evaluation board: input current waveform @230 V-50 Hz - 80W load 18/25 JEIDA-MITI class D limits Vin = 100 Vac - 50 Hz, Pout = 80 W THD = 3.18%, PF = 0.997 Figure 25. L6562A 80W TM PFC evaluation board: input current waveform @100 V-50 Hz - 80 W load Application examples and ideas L6562AT Figure 26. L6562A 80W TM PFC evaluation board: power factor vs Vin Figure 27. L6562A 80W TM PFC evaluation board: THD vs Vin 1.00 12 10 0.95 0.90 THD (%) PF 8 Pout = 80W 6 4 0.85 Pout = 80W 2 0 0.80 80 100 120 140 160 180 200 220 240 80 260 100 120 140 160 180 200 220 240 260 Vin (Vac) Vin (Va c) Figure 28. L6562A 80W TM PFC evaluation board: efficiency vs Vin Figure 29. L6562A 80W TM PFC evaluation board: static Vout regulation vs Vin 100 404 403.5 95 Pout = 80W 402.5 90 Vout (Vdc) EFFICIENCY (%) 403 Pout = 80W 85 402 401.5 401 80 400.5 75 80 100 120 140 160 180 Vin (Vac) 19/25 200 220 240 260 400 80 100 120 140 160 180 Vin (Vac) 200 220 240 260 90 - 265Vac 20/25 2 1 J1 R3 3 620k 620k C1 4 3.3uF 1M5 R1 R3 2 8A/250V F1 C1 3 C2 1 10nF 4 3 2 1 CS 750k R1 0 JP1 02 JUMPER L2 RES L6562A MULT COMP INV 1 470nF-X2 C2 +40 0Vdc 10k L1 R3 4 R1 4 39k 220nF 470nF-X2 C1 CM-1.5mH-5A 1 JP1 01 JUMPER 9.1k R1 2 680k R1 1 ZCD GND GD VCC 2 2 5 6 7 8 Q3 BC85 7C R3 1 1K5 680nF-X2 C3 C1 6 220pF 47uF/50 V R1 6 15K C1 5 100pF C1 2 470nF/5 0V - + C1 1 ~ ~ D2 D1 5XB6 0 R1 5 820 LL4148 D6 470nF-630V C4 L3 DM-51uH-6A 470nF-630V C5 D4 LL4148 R4 180K R3 180K 8 5-6 330pF C2 0 R1 8 6R8 R3 5 3R9 R1 7 6R8 R3 6 3R9 D5 BZX8 5-C15 C1 0 33N R5 47R 1K0 R1 9 11 L4 PQ40-500u H 1-2 D8 LL4148 D7 LL4148 R2 0 0R39-1W R21 0R39-1W R2 2 0R39-1W +400Vdc R2 3 0R68W Q2 STP12NM5 0FP C7 330uF-450V NTC 2R5 -S237 R2 470nF-630V C6 Q1 STP12NM5 0FP STTH8R06 D3 1N5406 D1 + 1 2 3 4 5 Application examples and ideas L6562AT Figure 30. Demonstration board EVL6562A-400W, wide-range mains, FOT Package mechanical data 9 L6562AT Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK(R) packages, depending on their level of environmental compliance. ECOPACK(R) specifications, grade definitions and product status are available at: www.st.com. ECOPACK(R) is an ST trademark. 21/25 Package mechanical data Table 7. L6562AT DIP-8 mechanical data mm Inch Dim. Min A Typ Min 3.32 Typ Max 0.131 a1 0.51 0.020 B 1.15 1.65 0.045 0.065 b 0.356 0.55 0.014 0.022 b1 0.204 0.304 0.008 0.012 D E 10.92 7.95 9.75 0.430 0.313 0.384 e 2.54 0.100 e3 7.62 0.300 e4 7.62 0.300 F 6.6 0.260 I 5.08 0.200 L 3.18 Z Figure 31. Package dimensions 22/25 Max 3.81 1.52 0.125 0.150 0.060 Package mechanical data Table 8. L6562AT SO-8 mechanical data mm. inch Dim. Min Typ Max Min Typ Max A 1.35 1.75 0.053 0.069 A1 0.10 0.25 0.004 0.010 A2 1.10 1.65 0.043 0.065 B 0.33 0.51 0.013 0.020 C 0.19 0.25 0.007 0.010 D (1) 4.80 5.00 0.189 0.197 E 3.80 4.00 0.15 0.157 e 1.27 0.050 H 5.80 6.20 0.228 0.244 h 0.25 0.50 0.010 0.020 L 0.40 1.27 0.016 0.050 k ddd 0 (min.), 8 (max.) 0.10 0.004 1. Dimensions D does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm (.006inch) in total (both side). Figure 32. Package dimensions 23/25 Revision history 10 L6562AT Revision history Table 9. 24/25 Document revision history Date Revision Changes 19-Jan-2009 1 First release 04-Mar-2009 2 Updated Table 5 on page 6 L6562AT Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. (c) 2009 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 25/25