INTEGRATED CIRCUITS DATA SHEET TDA8260TW Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer Product specification Supersedes data of 2003 Jun 11 2004 Sep 03 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW FEATURES * Direct conversion Quadrature Phase Shift Keying (QPSK) and 8-Phase Shift Keying (8PSK) demodulation (Zero-IF) * Frequency range: 950 to 2175 MHz * High level asymmetrical RF input Optimum signal level is guaranteed by gain-controlled amplifiers in the RF path. The 0 to 50 dB variable gain is controlled by the signal returned from the Satellite Demodulator and Decoder (SDD) and applied to pin AGCIN. * 0 to 50 dB variable gain with AGC control * Loop-controlled 0 to 90 phase shifter * High AGC linearity (<1 dB per bit with an 8-bit DAC), AGC voltage variable between 0 and 3 V The PLL synthesizer is built on a dual-loop concept. The first loop controls a fully integrated L-band oscillator, using as a reference the LC VCO which runs at a quarter of the synthesized frequency. * Integrated 5th-order matched baseband filters for in-phase (I) and quadrature (Q) signal paths * Controlled I-to-Q gain balance * I2C-bus controlled PLL frequency synthesizer The second loop controls the tuning voltage of the VCO and improves the phase noise of the carrier within the loop bandwidth. The step size is equal to the comparison frequency. The input of the main divider of the PLL synthesizer is connected internally to the VCO output. * Low phase noise * Operation from a 4 MHz crystal (allowing the use of an SMD crystal) * Five frequency steps from 125 kHz to 2 MHz * Crystal frequency output to drive the demodulator IC The comparison frequency of the second loop is obtained from an oscillator driven by an external 4 MHz crystal. The 4 MHz output available at pin XTOUT may be used to drive the crystal inputs of the SDD, thereby saving an additional crystal in the application. * Compatible with 5, 3.3 and 2.5 V I2C-bus * Fully compatible and easy to interface with Philips Semiconductors family of digital satellite demodulators * +5 V DC supply voltage Both the divided and the comparison frequencies of the second loop are compared in a fast phase detector which drives the charge pump. The TDA8260TW includes a loop amplifier with an internal high-voltage transistor to drive an external 33 V tuning voltage. * 38-pin high heat dissipation package. APPLICATIONS * Direct Broadcasting Satellite (DBS) QPSK demodulation Control data is entered via the I2C-bus. The I2C-bus voltage can be 5.0, 3.3 or 2.5 V, thus allowing compatibility with most existing microcontrollers. * Digital Video Broadcasting (DVB) QPSK demodulation * BS digital 8PSK demodulation. A 5-byte frame is required to address the device and to program the main divider ratio, the reference divider ratio, the charge pump current and the operating mode. GENERAL DESCRIPTION A flag is set when the loop is `in-lock', this can be read during READ operations, as well as the Power-on reset flag. The direct conversion QPSK demodulator is the front-end receiver dedicated to digital TV broadcasting, satisfying both DVB and DBS TV standards. The wide range oscillator (from 950 to 2175 MHz) covers the American, European and Asian satellite bands, as well as the SMA-TV US standard. The device has four selectable I2C-bus addresses. The selection is done by applying a specific voltage to pin AS. This feature gives the possibility to use up to four TDA8260TW ICs in the same system. The Zero-IF concept discards traditional IF filtering and intermediate conversion techniques. It also simplifies the signal path. 2004 Sep 03 2 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW Performance summary System performance, for example, in a tuner application with the IC placed after a low-cost discrete LNA (see Fig.11): TDA8260TW performance: * Noise figure at maximum gain = +18 dB * Noise figure at maximum gain = 8 dB * High linearity; IP2 = +19 dBm and IP3 = +14 dBm * High linearity; IP2 = +15 dBm and IP3 = +5 dBm * Low phase noise on baseband outputs: -78 dBc/Hz (foffset = 1 and 10 kHz; fCOMP = 1 MHz) * 0 to 50 dB variable gain with AGC control. * 0 to 50 dB variable gain with AGC control Specification limitation * AGC linearity <1 dB/bit with an 8-bit DAC The content of this specification is applies to the device TDA8260TW with versions C2 and above. Version C1 is not covered by this document. Please contact your Philips semiconductors representative for further information. * Maximum I-to-Q amplitude mismatch = 1 dB * Maximum I-to-Q phase mismatch = 3 * Signal rates from 1 to 45 MSymbol/s. QUICK REFERENCE DATA SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT VCC supply voltage 4.75 5.0 5.25 V ICC supply current - 155 - mA fosc oscillator frequency 950 - 2175 MHz Eq quadrature error (absolute value) - 0 3 deg Vo(p-p) recommended output voltage (peak-to-peak value) - 750 - mV LPFCO LPF cut-off frequency - 36 - MHz n phase noise on baseband outputs foffset = 1 and 10 kHz; fCOMP = 1 MHz with appropriate loop filter and charge pump setting - - -78 dBc/Hz Gv AGC range VAGC = 0 to 3 V 48 50 - dB VXTOUT(p-p) AC output voltage on pin XTOUT (peak-to-peak value) T2 = 1, T1 = 0, T0 = 0; driving a load of CL = 10 pF, RL = 1 M 500 650 - mV Tamb ambient temperature -20 - +85 C VAGC = 1.5 V; Vo(p-p) = 750 mV; measured in baseband ORDERING INFORMATION TYPE NUMBER TDA8260TW 2004 Sep 03 PACKAGE NAME DESCRIPTION HTSSOP38 plastic thermal enhanced thin shrink small outline package; 38 leads; body width 6.1 mm; lead pitch 0.65 mm; exposed die pad 3 VERSION SOT633-3 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW BLOCK DIAGRAM handbook, full pagewidth RFGND2 BIASN 11 BBGND1 CAP1 CAP2 6 27 26 IOUT QBBIN VCC(BB) LP1 LP2 QOUT IBBIN BBGND2 15 17 12 13 25 14 16 23 24 22 21 RFA RFB RFGND1 VCC(RF) VCOGND VCC(VCO) TKA TKB 9 20 10 19 7 18 n.c. IBBOUT IIN QIN QBBOUT 8 28 Q 30 29 5 AGC CONTROL 31 VCO AGCIN I integrated oscillator FAST PHASE/ FREQUENCY COMPARATOR TDA8260TW DIVIDE-BY-4 15-BIT DIVIDER f DIV XT1 XT2 PLLGND VCC(PLL) SDA SCL AS BVS 1 2 f XTAL OSCILLATOR REFERENCE DIVIDER DIGITAL PHASE COMPARATOR 34 f COMP CHARGE PUMP 4 33 V AMP 33 VT 3 38 37 36 35 32 I2C-BUS CONTROL LOGIC AND LATCH POWER-ON RESET MGU790 Fig.1 Block diagram. 2004 Sep 03 CP 4 XTOUT Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW PINNING INFORMATION SYMBOL PIN DESCRIPTION XT1 1 4 MHz crystal oscillator input 1 XT2 2 4 MHz crystal oscillator input 2 VCC(PLL) 3 supply voltage for PLL circuit (+5 V) PLLGND 4 ground for PLL circuit AGCIN 5 AGC input from satellite demodulator and decoder BIASN 6 RF isolation input (+5 V) RFGND1 7 ground 1 for RF circuit VCC(RF) 8 supply voltage for RF stage (+5 V) RFA 9 RF signal input A RFB 10 RF signal input B RFGND2 11 ground 2 for RF circuit LP1 12 low-pass filter loop filtering output LP2 13 low-pass filter loop filtering input QOUT 14 quadrature output for AC coupling to pin 16 BBGND1 15 ground 1 for baseband stage QBBIN 16 quadrature baseband AC-coupled input from pin 14 VCC(BB) 17 supply voltage for baseband stage (+5 V) QBBOUT 18 quadrature baseband output to satellite demodulator and decoder QIN 19 quadrature input for auto-amplitude matching IIN 20 in-phase input for auto-amplitude matching IBBOUT 21 in-phase baseband output to satellite demodulator and decoder n.c. 22 not connected IBBIN 23 in-phase AC-coupled baseband input from pin 25 BBGND2 24 ground 2 for baseband stage IOUT 25 in-phase output for AC-coupling to pin 23 CAP2 26 amplitude matching loop filtering output 2 CAP1 27 amplitude matching loop filtering output 1 VCOGND 28 ground for VCO circuit TKB 29 VCO tank circuit input B TKA 30 VCO tank circuit input A VCC(VCO) 31 supply voltage for VCO circuit (+5 V) BVS 32 bus voltage select input VT 33 tuning voltage output for VCO CP 34 charge pump output AS 35 address selection input SCL 36 I2C-bus clock input SDA 37 I2C-bus data input/output XTOUT 38 4 MHz crystal oscillator output to satellite demodulator and decoder 2004 Sep 03 5 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW FUNCTIONAL DESCRIPTION The TDA8260TW contains the core of the RF analog part of a digital satellite receiver. The signal coming from the Low Noise Block (LNB) is coupled through a Low Noise Amplifier (LNA) to the RF inputs. The internal circuitry performs the Zero-IF quadrature frequency conversion and the two in-phase (IBBOUT) and quadrature (QBBOUT) output signals can be used directly to feed a Satellite Demodulator and Decoder circuit (SDD). handbook, halfpage XT1 1 38 XTOUT XT2 2 37 SDA VCC(PLL) 3 36 SCL PLLGND 4 35 AS AGCIN 5 34 CP BIASN 6 33 VT RFGND1 7 32 BVS VCC(RF) 8 31 VCC(VCO) RFA 9 30 TKA RFB 10 29 TKB The TDA8260TW has a gain-controlled amplifier in the converter circuit. The gain is controlled by the AGCIN input from the SDD. An external VCO tank circuit is connected between pins TKA and TKB. The main elements of the external tank circuit are an SMD coil and a varactor diode. The tuning voltage of 0 to 30 V covers the whole frequency range from 237.5 to 543.75 MHz. The internal loop controls a fully integrated VCO to cover the range 950 to 2175 MHz. The VCO provides both in-phase and quadrature signals to drive the two mixers. Except for the 4 MHz crystal and the loop filter, all circuit components necessary to control the varactor-tuned oscillator are integrated in the TDA8260TW. The tuning circuit includes a fast phase detector with a high comparison frequency in order to achieve the lowest possible level of phase noise in the local oscillator. TDA8260TW 28 VCOGND RFGND2 11 LP1 12 27 CAP1 LP2 13 26 CAP2 QOUT 14 25 IOUT The fDIV output of the15-bit programmable divider passes through the fast phase comparator where it is compared in both phase and frequency with the comparison frequency (fCOMP). The frequency fCOMP is derived from the signal present at the XT1/XT2 pins (fXTAL) divided-down by the reference divider. The buffered XTOUT signal can drive the crystal frequency input of the SDD, thereby saving a crystal in the application. 24 BBGND2 BBGND1 15 23 IBBIN QBBIN 16 VCC(BB) 17 22 n.c. QBBOUT 18 21 IBBOUT 20 IIN QIN 19 The output of the phase comparator drives the charge pump and loop amplifier section. The loop amplifier includes a high voltage transistor to handle the 30 V tuning voltage at pin VT, this drives a variable capacitance diode in the external circuit of the voltage controlled oscillator. Pin CP is the output of the charge pump. The loop filter is connected between pins CP and VT and the post-filter section is connected between pin VT and the variable capacitance diode. MGU791 For test and alignment purposes, it is possible to release the tuning voltage output and apply an external voltage to pin VT, also to select the charge pump function to sink current, source current or to be switched off. Fig.2 Pin configuration. 2004 Sep 03 6 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW PROGRAMMING I2C-bus write mode The programming of the TDA8260TW is performed through the I2C-bus. The read/write selection is made through the R/W bit (address LSB). The TDA8260TW fulfils the I2C-bus fast mode, according to the Philips I2C-bus specification, see document "9398 393 40011". I2C-bus write mode: R/W = logic 0; see Table 2. I2C-bus voltage The I2C-bus transceiver has an auto-increment facility that permits the TDA8260TW to be programmed within a single transmission. After transmission of the address (first byte), four data bytes can be sent to fully program the TDA8260TW. The transmission sequence is one address byte followed by four data bytes PD1, PD2, CD1 and CD2. The I2C-bus lines SCL and SDA can be connected to an I2C-bus system tied either to 2.5, 3.3 or 5.0 V, that will allow direct connection to most existing microcontrollers. The choice of the threshold voltage for the I2C-bus lines is made with pin BVS that needs to be left open-circuit, connected to supply voltage or connected to ground; see Table 1. Table 1 Additional data bytes can be entered without the need to re-address the device until an I2C-bus STOP condition is sent by the controller. Each byte is loaded after the corresponding 8th clock pulse. I2C-bus voltage selection PIN BVS I2C-BUS VOLTAGE (V) GND 2.5 Open-circuit 3.3 VCC Table 2 The TDA8260TW can be partly programmed provided that the first data byte following the address is PD1 or CD1. The first bit of the first data byte transmitted indicates whether PD1 (first bit = logic 0) or CD1 (first bit = logic 1) will follow. Programmable divider data (contents of PD1 and PD2) become valid only after the 8th clock pulse of PD2, or after a STOP condition if only PD1 needs to be programmed. 5 I2C-bus write data format BYTE (MSB)(1) BITS(2) (LSB) ACK(3) Programmable address 1 1 0 0 0 MA1 MA0 0 A Programmable divider (PD1) 0 N14 N13 N12 N11 N10 N9 N8 A Programmable divider (PD2) N7 N6 N5 N4 N3 N2 N1 N0 A Control data (CD1) 1 T2 T1 T0 R2 R1 R0 X A Control data (CD2) C1 C0 X X X X X X A Notes 1. MSB is transmitted first. 2. X = undefined. 3. Acknowledge bit (A). 2004 Sep 03 7 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW PROGRAMMABLE ADDRESSES REFERENCE DIVIDER The programmable address bits MA1 and MA0 offer the possibility of having up to four TDA8260TW devices in the same system. The relationship between the voltage applied to pin AS and the value of bits MA1 and MA0 is given in Table 3. Five reference divider ratios allow the adjustment of the comparison frequency to different values depending on the compromise that has to be found between step size and phase noise. The reference divider ratios and the corresponding comparison frequencies are programmed using bits R2, R1 and R0; see Table 5. Table 3 I2C-bus address selection VAS MA1 MA0 0 to 0.1VCC 0 0 open-circuit 0 1 0.4VCC to 0.6VCC 1 0 0.9VCC to VCC 1 1 Table 5 PROGRAMMABLE MAIN DIVIDER RATIO Program bytes PD1 and PD2 contain the fifteen bits N14 to N0 that set the main divider ratio. The ratio N = N14 x 214 + N13 x 213 +...+ N1 x 2 + N0. OPERATING AND TEST MODES T1 T0 0 0 0 0 0 MODE 1 POR state = CP sink(1) x fDIV R0 DIVIDER RATIO COMPARISON FREQUENCY 0 0 0 2 2 MHz 0 0 1 4 1 MHz 0 1 0 8 0 1 1 not allowed 1 0 0 not allowed 1 0 1 1 1 0 1 1 1 Table 6 XTOUT normal operation R1 16 250 kHz not allowed 32 125 kHz Charge pump current OFF fXTAL 1/ 2 500 kHz Four values of charge pump current can be chosen using bits C1 and C0; see Table 6. Mode selection T2 R2 CHARGE PUMP CURRENT The mode of operation is set using bits T2, T1 and T0 in control byte CD1; see Table 4. Table 4 Reference divider ratio C1 C0 TYPICAL CHARGE PUMP CURRENT ABSOLUTE VALUES (A) x fDIV 0 1 0 1/ 0 1 1 CP sink fXTAL 0 0 420 1 0 0 normal operation fXTAL 0 1 900 1 0 1 2 x fref 2 x fref 1 0 1360 1 1 2320 2 1 1 0 CP OFF fXTAL 1 1 1 CP source fXTAL Note 1. Status at power-on: the tuning voltage output is released and pin VT is in the high-impedance state. 2004 Sep 03 8 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW A second data byte can be read from the TDA8260TW if the microcontroller generates an acknowledge on the SDA line. End of transmission will occur if no acknowledge is received from the microcontroller. The TDA8260TW will then release the data line to allow the microcontroller to generate a STOP condition. I2C-bus read mode I2C-bus read mode: R/W = logic 1 (address LSB; see Table 7). When a read sequence is started, all eight bits of the status byte must be read. The POR flag (Power-on reset) is set to logic 1 at power-on and when VCC goes below 2.7 V. It is reset to logic 0 when an end-of-data condition is detected by the TDA8260TW (end of a READ sequence). Data can be read from the TDA8260TW by setting the R/W bit to logic 1. After recognition of its slave address, the TDA8260TW generates an acknowledge pulse and transfers the status byte onto the SDA line (MSB first). Data is valid on the SDA line when the SCL clock signal is HIGH. Table 7 The in-lock flag FL indicates that the loop is phase-locked when set to logic 1. I2C-bus read data format BYTE (MSB) Address Status byte BITS (LSB) ACK(1) 1 1 0 0 0 MA1 MA0 1 A POR FL(2) X(3) X(3) X(3) X(3) X(3) X(3) - Notes 1. Acknowledge bit (A). 2. FL is valid only in normal mode. 3. X can be 1 or 0 and needs to be masked in the microcontrollers' software; MSB is transmitted first. POWER-ON RESET Power-on reset flag POR = 1 at power-on. At power-on, or when the supply voltage drops below 2.7 V, internal registers are reset as shown in Table 8. Table 8 Status at Power-on reset BYTE BITS(1) (MSB) (LSB) Programmable divider (PD1) 0 N14 = X N13 = X N12 = X N11 = X N10 = X N9 = X N8 = X Programmable divider (PD2) N7 = X N6 = X N5 = X N4 = X N3 = X N12 = X N1 = X N0 = X Control data (CD1) 1 T2 = 0 T1 = 0 T0 = 1 R2 = X R1 = X R0 = X X Control data (CD2) C1 = X C0 = X X X X X X X Note 1. X = not set. 2004 Sep 03 9 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 60134); see note 1. SYMBOL PARAMETER MIN. -0.3 VCC supply voltage Vi(max); Vo(max) maximum input or output voltage on all pins except SDA, SCL and VT -0.3 MAX. UNIT +6.0 V VCC + 0.3 V Vi(SDA); Vo(SDA) data input or data output voltage -0.3 +6.0 V Vi(SCL) clock input voltage -0.3 +6.0 V Vo(tune) tuning voltage output -0.3 +35 V Tamb ambient temperature -20 +85 C Tstg IC storage temperature -40 +150 C Tj(max) maximum junction temperature - 150 C tsc(max) maximum short-circuit time; each pin; short-circuit to VCC or GND - 10 s Note 1. Maximum ratings cannot be exceeded, not even momentarily, without causing irreversible damage to the IC. Maximum ratings cannot be accumulated. THERMAL CHARACTERISTICS SYMBOL Rth(j-a) PARAMETER CONDITIONS thermal resistance from junction to ambient in free air VALUE UNIT 39 K/W HANDLING Inputs and outputs are protected against electrostatic discharge in normal handling. However it is good practice to take normal precautions appropriate to handling MOS devices (see "Handling MOS devices" ). ESD specification: * Every pin withstands 2000 V in the ESD test in accordance with JEDEC specification EIA/JESD-A114A, HBM model (category 2); except pins SCL (pin 36), VT (pin 33) and VCC(RF) (pin 8). * Identically every pin withstands 200 V in the ESD test in accordance with JEDEC specification EIA/JESD22-A115A, MM model (category B); except pins TKA (pin 30) and TKB (pin 29). 2004 Sep 03 10 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW CHARACTERISTICS Tamb = 25 C; VCC = 5 V; RL = 1 k and Vo(p-p) = 750 mV on baseband output pins IBBOUT and QBBOUT; unless otherwise specified. SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT Supply VCC supply voltage 4.75 5.00 5.25 V ICC supply current - 155 - mA VCC(POR) supply voltage threshold for POR active - 2.7 - V Performance from RF inputs to I, Q outputs (from pins RFA, RFB to pins IBBOUT, QBBOUT) LO power leakage through pins RFA and RFB - -75 - dBm Gv(RF-BBOUT)(max) maximum voltage gain from pins VAGC = 3 V RFA, RFB to IBBOUT, QBBOUT 55 57 - dB Gv AGC range VAGC = 0 to 3 V 48 50 - dB Vo(p-p) output voltage (peak-to-peak value) recommended value - 750 - mV IP2i 2nd-order interception point at RF input; VAGC = 0 V - 19 - dBm IP3i 3rd-order interception point at RF input; VAGC = 0 V - 14 - dBm F noise figure at maximum gain; VAGC = 3 V - 18 - dB Gv(IQ) voltage gain mismatch between I and Q in 22.5 MHz band - - 1 dB Eq quadrature error (absolute value) VAGC = 1.5 V; - Vo(p-p) = 750 mV; measured in baseband 0 3 deg Gv(IQ)ripple voltage gain ripple for I or Q in 30 MHz band - - 2 dB td(g)(IQ)(R) group delay ripple for I or Q in 22.5 MHz band - 5 - ns RR60 ripple rejection for I and Q fripple = 60 MHz 30 - - dB PL(LO) Pulling sensitivity 3/4LO sensitivity to pulling on the third harmonic of the external VCO see Table 9 - -40 -35 dBc 5/4LO sensitivity to pulling on the fifth harmonic of the external VCO see Table 9 - -40 -35 dBc VCO and synthesizer fosc oscillator frequency range 950 - 2175 MHz n(osc) oscillator phase noise in the satellite band; foffset = 100 kHz; out of PLL loop bandwidth - -100 -94 dBc/Hz n phase noise on baseband outputs foffset = 1 and 10 kHz; fCOMP = 1 MHz with appropriate loop filter and charge pump setting - - -78 dBc/Hz 2004 Sep 03 11 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer SYMBOL PARAMETER TDA8260TW CONDITIONS MIN. TYP. MAX. UNIT MDR main divider ratio 64 - 32767 Zosc crystal oscillator negative impedance (absolute value) 1.0 1.5 - k fXTAL crystal frequency - 4 - MHz VXTOUT(p-p) AC output voltage on T2 = 1, T1 = 0, T0 = 0; pin XTOUT (peak-to-peak value) driving a load of CL = 10 pF, RL = 1 M 500 650 - mV ZXTAL crystal series impedance recommended value - - 200 T2 = 1; T1 = 1; T0 = 0 -10 0 +10 nA Charge pump output; pin CP IL(CP) charge pump leakage current Tuning voltage output; pin VT ILO(off) leakage current when pin VT is in high-impedance off-state T2 = 0; T1 = 0; T0 = 1; Vtune = 33 V - - 10 A Vo output voltage when the loop is locked normal mode; Vtune = 33 V 0.2 - 32.7 V VBVS = VCC - - 100 A -100 - - A V Bus voltage select input; pin BVS ILIH HIGH-level input leakage current ILIL LOW-level input leakage current VBVS = 0 V SCL and SDA inputs VIL VIH ILIH LOW-level input voltage HIGH-level input voltage HIGH-level leakage current ILIL LOW-level leakage current fSCL(max) maximum input clock frequency pin BVS floating - - 0.2VCC VBVS = 0 V - - 0.15VCC V VBVS = 5 V - - 0.3VCC V pin BVS floating 0.46VCC - - V VBVS = 0 V 0.35VCC - - V VBVS = 5 V 0.6VCC - - V VIH = 5.5 V; VCC = 5.5 V - - 10 A VIH = 5.5 V; VCC = 0 V - - 10 A VIL = 0 V; VCC = 5.5 V -10 - - A 400 - - kHz SDA output output voltage during acknowledge Isink = 3 mA - - 0.4 V IIH HIGH-level input current VAS = VCC - - 10 A IIL LOW-level input current VAS = 0 V -10 - - A VACK AS input 2004 Sep 03 12 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW MGU797 MGU799 68 80 handbook, halfpage handbook, halfpage G (dB) G (dB) 64 60 60 40 56 20 52 950 Fig.3 0 1150 1350 1550 1750 1950 f (MHz) 0 2150 Overall maximum gain as a function of frequency. 1 2 VAGC (V) 3 Fig.4 Overall gain as a function of AGC voltage. MGU798 MGU796 -70 20 handbook, halfpage handbook, halfpage n (dBc/Hz) F (dB) 18 -80 (1) 16 -90 (2) 14 -100 12 10 950 1150 1350 1550 1750 -110 950 1950 2150 f (MHz) 1150 1350 1550 1750 1950 f (MHz) 2150 (1) foffset = 10 kHz; fCOMP = 1 MHz. (2) foffset = 100 kHz; fCOMP = 1 MHz. Fig.5 Noise figure at maximum gain as a function of frequency. 2004 Sep 03 Fig.6 13 Phase noise on I and Q baseband outputs as a function of frequency. Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW MBL732 0 handbook, halfpage VIBBOUT VQBBOUT (dBc) -10 -20 -30 -40 0 20 60 40 foffset (MHz) Fig.7 Baseband output filters. Measurement method for pulling sensitivity handbook, full pagewidth RF SIGNAL wanted signal GENERATOR ANZAC TDA8260TW RF SIGNAL unwanted signal GENERATOR SPECTRUM ANALYSER MGU793 Fig.8 Test set-up. 2004 Sep 03 14 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer Table 9 TDA8260TW Test signal conditions for pulling measurements TEST 3/4LO test 5/4LO test SIGNAL FREQUENCY LEVEL CONTENT (see Fig.9) wanted fw = 2161 MHz -10 dBm fw = fLO + 11 MHz unwanted fuw = 1613 MHz -2 dBm fuw = fLO x 3/4 + 500 kHz local oscillator fLO = 2150 MHz - - wanted fw = 1761 MHz -10 dBm fw = fLO + 11 MHz unwanted fuw = 2188 MHz -2 dBm fuw = fLO x 5/4 + 500 kHz local oscillator fLO = 1750 MHz - - The level of the wanted and unwanted signals given in Table 9 are measured at the outputs of the RF signal generators. The sensitivity to pulling is measured in baseband by the difference expressed in dB () between the level of the wanted signal and the spurious signal that has been generated by pulling. The ANZAC reference is HH128. handbook, halfpage Vsignal 11.5 spurious signal 11 wanted signal f (MHz) MGU794 Fig.9 Baseband spectrum. 2004 Sep 03 15 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW APPLICATION INFORMATION handbook, full pagewidth 4 MHz C2 39 pF C38 39 pF X1 XT1 XT2 VCC(PLL) +5 V PLLGND AGCIN VAGC BIASN +5 V RFGND1 VCC(RF) +5 V C3 RFIN 2.2 pF C10 2.2 pF RFA RFB RFGND2 1 38 2 37 3 36 4 35 34 5 6 33 7 32 8 31 9 30 29 10 TDA8260TW 11 28 12 27 13 26 XTOUT 4 MHz SDA SCL AS C2 C1 330 pF R10 12 nF R1 22 k CP VT 4.7 k BVS VCC(VCO) C21 R3 TKA R2 1.5 k +5 V 33 TKB VCOGND 82 pF L1 18 nH C22 82 pF LP1 C11 100 nF LP2 CAP1 C16 CAP2 220 nF C31 220 nF QOUT C12 220 nF BBGND1 QBBIN VCC(BB) +5 V QBBOUT C13 100 nF QIN 14 25 15 24 16 23 17 22 18 21 20 19 IOUT BBGND2 C15 220 nF IBBIN n.c. IBBOUT C14 100 nF IIN HEATSINK MGU795 Fig.10 Typical application circuit. 2004 Sep 03 16 R5 4.7 k D1 BB178 R4 4.7 k C3 330 pF + 30 V Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW handbook, full pagewidth AGCIN PWM 4 MHz clock 5 30 4 MHz INPUT MATCHING LNA RFA 9 TDA8260TW 21 18 IBBOUT I QBBOUT Q 12 TDA10086 MPEG2 TS 14 I2C-bus I2C-bus MGU792 Fig.11 Tuner configuration of the TDA8260TW. Application design The performance of the application using the TDA8260TW strongly depends on the application design itself. Furthermore the printed-circuit board design and the soldering conditions should take into account the exposed die pad underneath the device, as this requires an optimum electrical ground path for electrical performance, together with the capability to dissipate into the application the heat created in the device. Philips Semiconductors can provide support through reference designs and application notes for TDA8260TW together with associated channel decoders. Please contact your local Philips Semiconductors sales office for more information. Wave soldering is not suitable for the TDA8260TW package. This is because the heatsink needs to be soldered to the printed-circuit board underneath the package but with wave soldering the solder cannot penetrate between the printed-circuit board and the heatsink. 2004 Sep 03 17 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW PACKAGE OUTLINE HTSSOP38: plastic thermal enhanced thin shrink small outline package; 38 leads; body width 6.1 mm; lead pitch 0.65 mm; exposed die pad SOT633-3 E D A X c y exposed die pad side HE v M A Dh Z 38 20 A2 Eh (A3) A1 A Lp pin 1 index L detail X 19 1 w M bp e 2.5 0 5 mm scale DIMENSIONS (mm are the original dimensions). UNIT A max. A1 A2 A3 bp c D (1) Dh E (2) Eh e HE L Lp v w y Z mm 1.2 0.15 0.05 1.05 0.80 0.25 0.30 0.19 0.20 0.09 12.6 12.4 3.65 3.45 6.2 6.0 2.85 2.65 0.65 8.3 7.9 1 0.75 0.45 0.2 0.1 0.1 0.6 0.2 8 o 0 Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. REFERENCES OUTLINE VERSION IEC JEDEC JEITA SOT633-3 --- --- --- 2004 Sep 03 18 EUROPEAN PROJECTION ISSUE DATE 04-01-22 o Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW To overcome these problems the double-wave soldering method was specifically developed. SOLDERING Introduction to soldering surface mount packages If wave soldering is used the following conditions must be observed for optimal results: This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011). * Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave. There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. * For packages with leads on two sides and a pitch (e): - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board; - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board. Reflow soldering Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing. The footprint must incorporate solder thieves at the downstream end. * For packages with leads on four sides, the footprint must be placed at a 45 angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners. Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Typical reflow peak temperatures range from 215 to 270 C depending on solder paste material. The top-surface temperature of the packages should preferably be kept: Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at 250 C or 265 C, depending on solder material applied, SnPb or Pb-free respectively. * below 225 C (SnPb process) or below 245 C (Pb-free process) A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. - for all BGA, HTSSON-T and SSOP-T packages - for packages with a thickness 2.5 mm Manual soldering - for packages with a thickness < 2.5 mm and a volume 350 mm3 so called thick/large packages. Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 C. * below 240 C (SnPb process) or below 260 C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm3 so called small/thin packages. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 C. Moisture sensitivity precautions, as indicated on packing, must be respected at all times. Wave soldering Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. 2004 Sep 03 19 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW Suitability of surface mount IC packages for wave and reflow soldering methods SOLDERING METHOD PACKAGE(1) WAVE REFLOW(2) BGA, HTSSON..T(3), LBGA, LFBGA, SQFP, SSOP..T(3), TFBGA, USON, VFBGA not suitable suitable DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP, HSQFP, HSSON, HTQFP, HTSSOP, HVQFN, HVSON, SMS not suitable(4) suitable PLCC(5), SO, SOJ suitable suitable not recommended(5)(6) suitable SSOP, TSSOP, VSO, VSSOP not recommended(7) suitable CWQCCN..L(8), PMFP(9), WQCCN..L(8) not suitable LQFP, QFP, TQFP not suitable Notes 1. For more detailed information on the BGA packages refer to the "(LF)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office. 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods". 3. These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 C 10 C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible. 4. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface. 5. If wave soldering is considered, then the package must be placed at a 45 angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners. 6. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm. 7. Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm. 8. Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request. 9. Hot bar or manual soldering is suitable for PMFP packages. 2004 Sep 03 20 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW DATA SHEET STATUS LEVEL DATA SHEET STATUS(1) PRODUCT STATUS(2)(3) Development DEFINITION I Objective data II Preliminary data Qualification This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. III Product data This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Production This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. Notes 1. Please consult the most recently issued data sheet before initiating or completing a design. 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. DEFINITIONS DISCLAIMERS Short-form specification The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Life support applications These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Limiting values definition Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Right to make changes Philips Semiconductors reserves the right to make changes in the products including circuits, standard cells, and/or software described or contained herein in order to improve design and/or performance. When the product is in full production (status `Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Application information Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. 2004 Sep 03 21 Philips Semiconductors Product specification Satellite Zero-IF QPSK/8PSK downconverter with PLL synthesizer TDA8260TW PURCHASE OF PHILIPS I2C COMPONENTS Purchase of Philips I2C components conveys a license under the Philips' I2C patent to use the components in the I2C system provided the system conforms to the I2C specification defined by Philips. This specification can be ordered using the code 9398 393 40011. 2004 Sep 03 22 Philips Semiconductors - a worldwide company Contact information For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. SCA76 (c) Koninklijke Philips Electronics N.V. 2004 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands R25/02/pp23 Date of release: 2004 Sep 03 Document order number: 9397 750 13304