FAN6754WA Highly Integrated Green-Mode PWM Controller Brownout and VLimit Adjustment by HV Pin Features Description The highly integrated FAN6754WA PWM controller provides several features to enhance the performance of flyback converters. To minimize standby power consumption, a proprietary Green-Mode function provides off-time modulation to continuously decrease the switching frequency under light-load conditions. High-Voltage Startup AC Input Brownout Protection with Hysteresis Monitor HV to Adjust VLimit Low Operating Current: 1.5 mA Linearly Decreasing PWM Frequency to 22 kHz Under zero-load and very light-load conditions, FAN6754WA saves PWM pulses by entering "deep" Burst Mode. Burst Mode enables the power supply to meet international power conservation requirements. Frequency Hopping to Reduce EMI Emission Fixed PWM Frequency: 65 kHz Peak-Current-Mode Control FAN6754WA also integrates a frequency-hopping function that helps reduce EMI emission of a power supply with minimum line filters. The built-in synchronized slope compensation helps achieve stable peak-current control. To keep constant output power limit over universal AC input range, the current limit is adjusted according to AC line voltage detected by the HV pin. The gate output is clamped at 13 V to protect the external MOSFET from over-voltage damage. Cycle-by-Cycle Current Limiting Leading-Edge Blanking (LEB) Internal Open-Loop Protection GATE Output Maximum Voltage Clamp: 13 V VDD Under-Voltage Lockout (UVLO) VDD Over-Voltage Protection (OVP) FAN6754WA -- Highly Integrated Green-Mode PWM Controller Febuary 2013 Other protection functions include AC input brownout protection with hysteresis, sense pin short-circuit protection, and VDD over-voltage protection. For overtemperature protection, an external NTC thermistor can be applied to sense the external switcher's temperature. When VDD OVP or OTP are activated, an internal latch circuit is used to latch-off the controller. The Latch Mode is reset when the VDD supply is removed. Programmable Over-Temperature Protection (OTP) Internal Latch Circuit (OVP, OTP) Open-Loop Protection (OLP); Restart for FAN6754WAMRMY, Latch for FAN6754WAMLMY SENSE Short-Circuit Protection (SSCP) Built-in 8 ms Soft-Start Function FAN6754WA is available in an 8-pin SOP package. Applications General-purpose switch-mode power supplies (SMPS) and flyback power converters, including: Power Adapters Ordering Information Part Number FAN6754WAMRMY FAN6754WAMLMY Operating Temperature Range Package Packing Method -40 to +105C 8-Pin, Small Outline Package (SOP) Tape & Reel (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 1 www.fairchildsemi.com FAN6754WA -- Highly Integrated Green-Mode PWM Controller Application Diagram Figure 1. Typical Application Internal Block Diagram Figure 2. Functional Block Diagram (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 www.fairchildsemi.com 2 ZXYTT 6754MR WATPM F - Fairchild Logo Z - Plant Code X - 1-Digit Year Code Y - 1-Digit Week Code TT - 2-Digit Die Run Code T - Package Type (M=SOP) P - Y: Package (Green) M - Manufacture Flow Code ZXYTT 6754ML WATPM Figure 3. Top Mark Pin Configuration SOP-8 GND 1 8 GATE FB 2 7 VDD NC 3 6 SENSE HV 4 5 RT Figure 4. Pin Configuration (Top View) Pin Definitions Pin # Name 1 GND Description Ground. This pin is used for the ground potential of all the pins. A 0.1 F decoupling capacitor placed between VDD and GND is recommended. 2 FB Feedback. The output voltage feedback information from the external compensation circuit is fed into this pin. The PWM duty cycle is determined by this pin and the current-sense signal from Pin 6. FAN6754WA performs open-loop protection (OLP); if the FB voltage is higher than a threshold voltage (around 4.6 V) for more than 56 ms, the controller latches off the PWM. 3 NC No Connection 4 HV High-Voltage Startup. This pin is connected to the line input via a 1N4007 and 200 k resistor to achieve brownout and high/low line compensation. Once the voltage on the HV pin is lower than the brownout voltage, PWM output turns off. High/low line compensation dominates the cycle-by-cycle current limiting to achieve constant output power limiting with universal input. 5 RT Over-Temperature Protection. An external NTC thermistor is connected from this pin to GND. The impedance of the NTC decreases at high temperatures. Once the voltage on the RT pin drops below the threshold voltage, the controller latches off the PWM. If RT pin is not connected to an NTC resistor for Over-Temperature Protection, a 100 k resistor is recommend to connect the RT pin to the GND pin. This pin is limited by an internal clamping circuit. 6 SENSE 7 VDD Supply Voltage. IC operating current and MOSFET driving current are supplied using this pin. This pin is connected to an external bulk capacitor of typically 47 F. The threshold voltages for turn-on and turn-off are 17 V and 10 V, respectively. The operating current is lower than 2 mA. 8 GATE Gate Drive Output. The totem-pole output driver for the power MOSFET. It is internally clamped below 13 V. Current Sense. This pin is used to sense the MOSFET current for the current-mode PWM and current limiting. (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 www.fairchildsemi.com 3 FAN6754WA -- Highly Integrated Green-Mode PWM Controller Marking Information Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. Symbol Parameter Min. (1,2) Max. Unit 30 V VVDD DC Supply Voltage VFB FB Pin Input Voltage -0.3 7.0 V SENSE Pin Input Voltage -0.3 7.0 V VRT RT Pin Input Voltage -0.3 7.0 V VHV HV Pin Input Voltage 500 V PD Power Dissipation (TA50C) 400 mW JA Thermal Resistance (Junction-to-Air) 150 C/W TJ Operating Junction Temperature -40 +125 C Storage Temperature Range -55 +150 C +260 C VSENSE TSTG TL ESD Lead Temperature (Wave Soldering or IR, 10 Seconds) Human Body Model; Electrostatic Discharge Capability, JESD22-A114 All Pins Except HV Pin Charged Device Model; JESD22-C101 5000 V 2000 Notes: 1. All voltage values, except differential voltages, are given with respect to the network ground terminal. 2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. 3. ESD with HV pin: CDM=1250 V and HBM=500 V. Recommended Operating Conditions The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. Symbol RHV Parameter HV Startup Resistor (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 Min. Typ. Max. Unit 150 200 250 k www.fairchildsemi.com 4 FAN6754WA -- Highly Integrated Green-Mode PWM Controller Absolute Maximum Ratings VDD=15 V and TA=25C unless otherwise noted. Symbol Parameter Condition Min. Typ. Max. Unit 24 V 18 V VDD Section VOP VDD-ON Continuously Operating Voltage Start Threshold Voltage 16 17 VDD-OFF Minimum Operating Voltage 9 10 11 V VDD-OLP IDD-OLP Off Voltage 5.5 6.5 7.5 V VDD-LH Threshold Voltage on VDD Pin for Latch-Off Release Voltage 3.5 4.0 4.5 V VDD-AC Threshold Voltage on VDD Pin for Disable AC Recovery to Avoid Startup Failed VDD-OFF +2.8 VDD-OFF +3.3 VDD-OFF +3.8 V IDD-ST Startup Current VDD-ON - 0.16 V 30 A IDD-OP1 Operating Supply Current, PWM Operation VDD=20 V, FB=3 V Gate Open 1.5 2.0 mA IDD-OP2 Operating Supply Current, Gate Stop VDD=20 V, FB=3 V 1.0 1.5 mA Operating Current at PWM-Off Phase Under Latch-Off Conduction VDD=5 V 30 60 90 A Internal Sink Current Under LatchVDD-OLP+0.1 V Off Conduction 170 200 230 A VDD-OVP VDD Over-Voltage Protection 24 25 26 V tD-VDDOVP VDD Over-Voltage Protection Debounce Time 75 165 255 s 2.0 3.5 5.0 mA 1 20 A ILH IDD-OLP HV Section Supply Current from HV Pin VAC=90 V(VDC=120 V), VDD=0 V Leakage Current after Startup HV=700 V, VDD=VDDOFF+1 V VAC-OFF Brown-out Threshold DC Source Series R=200 k to HV Pin See Equation 1 92 102 112 V VAC-ON Brown-in Threshold DC Source Series R=200 k to HV Pin See Equation 2 104 114 124 V VAC VAC-ON - VAC-OFF DC Source Series R=200 k to HV Pin 6 12 18 V IHV IHV-LC tS-CYCLE tH-TIME tD-AC-OFF Line Voltage Sample Cycle FB > VFB-N 220 FB < VFB-G 650 Line Voltage Hold Period PWM Turn-off Debounce Time s 20 s FB > VFB-N 65 75 85 ms FB < VFB-G 180 235 290 ms Continued on the following page... (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 www.fairchildsemi.com 5 FAN6754WA -- Highly Integrated Green-Mode PWM Controller Electrical Characteristics FAN6754WA -- Highly Integrated Green-Mode PWM Controller Figure 5. Brownout Circuit Figure 6. Brownout Behavior Figure 7. VDD-AC and AC Recovery (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 www.fairchildsemi.com 6 VDD=15 V and TA=25C unless otherwise noted. Symbol Parameter Conditions Min. Typ. Max. Units 61 65 69 3.7 4.2 4.7 12.0 13.5 15.0 ms 19 22 Oscillator Section fOSC Frequency in Normal Mode tHOP Hopping Period fOSC-G Center Frequency Hopping Range Green-Mode Frequency kHz 25 kHz fDV Frequency Variation vs. VDD Deviation VDD=11 V to 22 V 5 % fDT Frequency Variation vs. Temperature Deviation TA=-40 to +105C 5 % Feedback Input Section AV Input Voltage to Current-Sense Attenuation ZFB Input Impedance VFB-OPEN Output High Voltage VFB-OLP FB Open-Loop Trigger Level tD-OLP VFB-N VFB-G FB Pin Open Delay Time of FB Pin Open-Loop Protection Green-Mode Entry FB Voltage Green-Mode Ending FB Voltage 1/4.5 1/4.0 1/3.5 V/V 14 16 18 k 4.8 5.0 5.2 V 4.3 4.6 4.9 V 50 56 62 ms Pin, FB Voltage (FB =VFB-N) 2.6 2.8 3.0 V Hopping Range 3.7 4.2 4.7 kHz Pin, FB Voltage (FB =VFB-G) 2.1 2.3 2.5 V Hopping Range 1.27 1.45 1.62 kHz VFB-ZDCR FB Threshold Voltage for Zero-Duty Recovery 1.9 2.1 2.3 V VFB-ZDC FB Threshold Voltage for Zero-Duty 1.8 2.0 2.2 V Continued on the following page... PWM Frequency fOSC fOSC-G VFB-ZDC VFB-ZDCR VFB-G VFB-N VFB Figure 8. VFB vs. PWM Frequency (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 www.fairchildsemi.com 7 FAN6754WA -- Highly Integrated Green-Mode PWM Controller Electrical Characteristics (Continued) VDD=15 V and TA=25C unless otherwise noted. Symbol Parameter Conditions Min. Typ. Max. Units 100 250 ns 230 280 330 ns Current-Sense Section tPD Delay to Output tLEB Leading-Edge Blanking Time VLimit-L Current Limit at Low Line (VAC=86 V) VDC=122 V, Series R=200 k to HV 0.43 0.46 0.49 V VLimit-H Current Limit at High Line (VAC=259 V) VDC=366 V, Series R=200 k to HV 0.36 0.39 0.42 V VSSCP Threshold Voltage for Sense Short-Circuit Protection 0.03 0.05 0.07 V tON-SSCP On Time for VSSCP Checking 4.0 4.4 4.8 s tD-SSCP Delay for Sense Short-Circuit Protection VSENSE<0.05 V 60 120 180 s Soft-Start Time Startup Time 7 8 9 ms 86 89 92 % 1.5 V tSS GATE Section DCYMAX Maximum Duty Cycle VGATE-L Gate Low Voltage VGATE-H Gate High Voltage VDD=15 V, IO=50 mA 8 V VDD=15 V 300 mA Gate Source Current VDD=15 V, GATE=6 V 250 mA tr Gate Rising Time VDD=15 V, CL=1 nF 100 ns tf Gate Falling Time VDD=15 V, CL=1 nF 50 ns Gate Output Clamping Voltage VDD=22 V VDD=12 V, IO=50 mA (4) IGATE-SINK Gate Sink Current IGATESOURCE VGATECLAMP (4) 9 13 17 V 92 100 108 A 0.7 V VRT 1.05 V, after 12 ms Latch Off 1.000 1.035 1.070 VRT 0.7 V, After 100 s Latch Off 0.65 0.70 0.75 VRTTH2 VRT VRTTH1 FB > VFB-N 14 16 18 VRTTH2 VRT VRTTH1 FB < VFB-G 40 51 62 VRT< VRTTH2, FB > VFB-N 110 185 260 VRT< VRTTH2, FB < VFB-G 320 605 890 RT Section IRT VRTTH1 VRTTH2 Output Current from RT Pin Over-Temperature Protection Threshold Voltage tD-OTP1 Over-Temperature Latch-Off Debounce tD-OTP2 V ms s Note: 4. Guaranteed by design. (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 www.fairchildsemi.com 8 FAN6754WA -- Highly Integrated Green-Mode PWM Controller Electrical Characteristics (Continued) Figure 10. Figure 9. Startup Current (IDD-ST) vs. Temperature Figure 11. Start Threshold Voltage (VDD-ON) vs. Temperature Figure 13. Figure 12. Minimum Operating Voltage (VDD-OFF) vs. Temperature Supply Current Drawn from HV Pin (IHV) vs. Temperature Figure 14. Figure 15. Frequency in Normal Mode (fOSC) vs. Temperature (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 Operation Supply Current (IDD-OP1) vs. Temperature HV Pin Leakage Current After Startup (IHV-LC) vs. Temperature Figure 16. Maximum Duty Cycle (DCYMAX) vs. Temperature www.fairchildsemi.com 9 FAN6754WA -- Highly Integrated Green-Mode PWM Controller Typical Performance Characteristics Figure 17. FB Open-Loop Trigger Level (VFB-OLP) vs. Temperature Figure 18. Delay Time of FB Pin Open-Loop Protection (tD-OLP) vs. Temperature Figure 19. VDD Over-Voltage Protection (VDD-OVP) vs. Temperature Figure 20. Output Current from RT Pin (IRT) vs. Temperature Figure 21. Over-Temperature Protection Threshold Voltage (VRTTH1) vs. Temperature Figure 22. Over-Temperature Protection Threshold Voltage (VRTTH2) vs. Temperature Figure 23. Brownin (VAC-ON) vs. Temperature Figure 24. Brownout (VAC-OFF) vs. Temperature (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 www.fairchildsemi.com 10 FAN6754WA -- Highly Integrated Green-Mode PWM Controller Typical Performance Characteristics (Continued) Startup Current Gate Output / Soft Driving For startup, the HV pin is connected to the line input through an external diode and resistor; RHV, (1N4007 / 200 k recommended). Peak startup current drawn from the HV pin is (VACx 2 ) / RHV and charges the holdup capacitor through the diode and resistor. When the VDD capacitor level reaches VDD-ON, the startup current switches off. At this moment, the VDD capacitor only supplies the FAN6754WA to keep the VDD until the auxiliary winding of the main transformer provides the operating current. The BiCMOS output stage is a fast totem-pole gate driver. Cross conduction has been avoided to minimize heat dissipation, increase efficiency, and enhance reliability. The output driver is clamped by an internal 13 V Zener diode to protect power MOSFET transistors against undesirable gate over voltage. A soft driving waveform is implemented to minimize EMI. Soft-Start For many applications, it is necessary to minimize the inrush current at startup. The built-in 8ms soft-start circuit significantly reduces the startup current spike and output voltage overshoot. Operating Current Operating current is around 1.5 mA. The low operating current enables better efficiency and reduces the requirement of VDD hold-up capacitance. Slope Compensation The sensed voltage across the current-sense resistor is used for peak-current-mode control and cycle-by-cycle current limiting. Built-in slope compensation improves stability and prevents sub-harmonic oscillation. FAN6754WA inserts a synchronized, positive-going, ramp at every switching cycle. Green-Mode Operation The proprietary Green-Mode function provides off-time modulation to reduce the switching frequency in lightload and no-load conditions. VFB, which is derived from the voltage feedback loop, is taken as the reference. Once VFB is lower than the threshold voltage (VFB-N), the switching frequency is continuously decreased to the minimum Green-Mode frequency of around 22 kHz. Constant Output Power Limit When the SENSE voltage across sense resistor RSENSE reaches the threshold voltage, around 0.46 V for lowline condition, the output GATE drive is turned off after a small delay, tPD. This delay introduces an additional current proportional to tPD * VIN / LP. Since the delay is nearly constant, regardless of the input voltage VIN, higher input voltage results in larger additional power. Therefore, the maximum output power at high line is higher than that of low line. To compensate this variation for a wide AC input range, a power-limiter is controlled by the HV pin to solve the unequal power-limit problem. The power limiter is fed to the inverting input of the current limiting comparator. This results in a lower current limit at high-line inputs than at low-line inputs. Current Sensing / PWM Current Limiting Peak-current-mode control is utilized to regulate output voltage and provide pulse-by-pulse current limiting. The switch current is detected by a sense resistor into the SENSE pin. The PWM duty cycle is determined by this current-sense signal and VFB, the feedback voltage. When the voltage on the SENSE pin reaches around VCOMP = (VFB-0.6)/4, the switch cycle is terminated immediately. VCOMP is internally clamped to a variable voltage around 0.46 V for low-line output power limit. Leading-Edge Blanking (LEB) Each time the power MOSFET is switched on, a turn-on spike occurs on the sense-resistor. To avoid premature termination of the switching pulse, a leading-edge blanking time is built in. During this blanking period, the current-limit comparator is disabled and cannot switch off the gate driver. Brownout and Constant Power Limited by the HV Pin Unlike previous PWM controllers, the FAN6754WA HV pin can detect the AC line voltage to perform brownout protection and line compensation for power limit. Using a fast diode and startup resistor to sample the AC line voltage, the peak value refreshes and is stored in a register at each sampling cycle. When internal update time is met, this peak value is used for brownout and current-limit level judgment. Equation (1) and (2) calculate the level of brown-in or brownout converted to RMS value. For power saving, FAN6754WA enlarges the sampling cycle to lower the power loss from HV sampling at light-load condition. Under-Voltage Lockout (UVLO) The turn-on and turn-off thresholds are fixed internally at 17V and 10V, respectively. During startup, the hold-up capacitor must be charged to 17 V through the startup resistor to enable the IC. The hold-up capacitor continues to supply VDD until the energy can be delivered from auxiliary winding of the main transformer. VDD must not drop below 10 V during startup. This UVLO hysteresis window ensures that hold-up capacitor is adequate to supply VDD during startup. VAC- ON (RMS) ( 0.9V (RHV 1.6) )/ 2 1.6 (1) VAC - OFF (RMS) ( 0.81V (RHV 1.6) )/ 2 1.6 (2) where RHV is in k. (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 www.fairchildsemi.com 11 FAN6754WA -- Highly Integrated Green-Mode PWM Controller Functional Description Thermal Protection An NTC thermistor, RNTC, in series with resistor RA, can be connected from the RT pin to ground. A constant current, IRT, is output from the RT pin. The voltage on the RT pin can be expressed as VRT=IRT * (RNTC + RPTC), where IRT is 100 A. At high ambient temperature, the RNTC is smaller and so that VRT decreased. When VRT is less than 1.035 V (VRTTH1), the PWM turns off after 16 ms (tD-OTP1). If VRT is less than 0.7 V (VRTTH2), the PWM turns off after 185 s (tD-OTP2). If the RT pin is not connected to NTC resistor for over-temperature protection, connecting a series one 100 k resistor to ground to prevent from noise interference is recommended. This pin is limited by an internal clamping circuit. 0.47 0.46 0.45 Vlimit (V) 0.44 0.43 0.42 0.41 0.4 0.39 0.38 Limited Power Control 100 120 140 160 180 200 220 240 260 280 300 320 340 360 380 The FB voltage is pulled HIGH once the power supply cannot sustain the output load, such as during outputshort or overload conditions. If the FB voltage remains higher than a built-in threshold for longer than tD-OLP, PWM output is turned off. As PWM output is turned off, VDD begins decreasing. When VDD goes below the turnoff threshold (10 V) the controller is totally shut down and VDD is continuously discharged to VDD-OLP (6.5 V) by IDD-OLP to lower the average input power. This is called two-level UVLO. VDD is cycled again. This protection feature continues as long as the overloading condition persists. This prevents the power supply from overheating due to overloading conditions. DC Voltage on HV Pin (V) Figure 25. Linearly Current Limit Curve VDD Over-Voltage Protection (OVP) VDD over-voltage protection prevents damage due to abnormal conditions. If the VDD voltage exceeds the over-voltage protection level (VDD-OVP) and lasts for tD-VDDOVP, the PWM pulses are disabled and VDD begins to drop. As VDD drops to VDD-OLP, the internal HV startup circuit is activated and VDD is charged to VDD-ON to restart IC. Over-voltage conditions are usually caused by open feedback loops. Noise Immunity Sense-Pin Short-Circuit Protection Noise on the current sense or control signal may cause significant pulse-width jitter, particularly in continuousconduction mode. Slope compensation helps alleviate this problem. Good placement and layout practices should be followed. Avoiding long PCB traces and component leads, locating compensation and filter components near the FAN6754WA, and increasing the power MOS gate resistance improve performance. The FAN6754WA provides safety protection for Limited Power Source (LPS) tests. When the sense resistor is shorted by soldering during production, the pulse-bypulse current limiting loses efficiency for the purpose of providing over-power protection for the unit. The unit may be damaged when the loading is larger than the maximum load. To protect against a short circuit across the current-sense resistor, the controller is designed to immediately shut down if a continuously low voltage (around 0.05 V/120 s) on the SENSE pin is detected. (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 www.fairchildsemi.com 12 FAN6754WA -- Highly Integrated Green-Mode PWM Controller The HV pin can perform current limit to shrink the tolerance of Over-Current Protection (OCP) under full range of AC voltage, to linearly current limit curve, as shown in Figure 25. FAN6754WA also shrinks the Vlimit level by half to lower the I2RSENSE loss to increase the heavy-load efficiency. 5.00 4.80 A 0.65 3.81 8 5 B 6.20 5.80 PIN ONE INDICATOR 1.75 4.00 3.80 1 5.60 4 1.27 (0.33) 0.25 M 1.27 C B A LAND PATTERN RECOMMENDATION 0.25 0.10 SEE DETAIL A 1.75 MAX 0.25 0.19 C 0.10 0.51 0.33 0.50 x 45 0.25 R0.10 FAN6754WA-- Highly Integrated Green-Mode PWM Controller Physical Dimensions C OPTION A - BEVEL EDGE GAGE PLANE R0.10 OPTION B - NO BEVEL EDGE 0.36 NOTES: UNLESS OTHERWISE SPECIFIED 8 0 0.90 0.406 A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AA, ISSUE C, B) ALL DIMENSIONS ARE IN MILLIMETERS. C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS. D) LANDPATTERN STANDARD: SOIC127P600X175-8M. E) DRAWING FILENAME: M08AREV13 SEATING PLANE (1.04) DETAIL A SCALE: 2:1 Figure 26. 8-Pin, Small Outline Package (SOP) Package Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 www.fairchildsemi.com 13 FAN6754WA-- Highly Integrated Green-Mode PWM Controller (c) 2011 Fairchild Semiconductor Corporation FAN6754WA * Rev. 1.0.6 www.fairchildsemi.com 14