ADC0808-N, ADC0809-N
www.ti.com
SNAS535H OCTOBER 1999REVISED MARCH 2013
ADC0808/ADC0809 8-Bit μP Compatible A/D Converters with 8-Channel Multiplexer
Check for Samples: ADC0808-N,ADC0809-N
1FEATURES DESCRIPTION
The ADC0808, ADC0809 data acquisition component
2 Easy Interface to All Microprocessors is a monolithic CMOS device with an 8-bit analog-to-
Operates Ratiometrically or with 5 VDC or digital converter, 8-channel multiplexer and
Analog Span Adjusted Voltage Reference microprocessor compatible control logic. The 8-bit
No Zero or Full-Scale Adjust Required A/D converter uses successive approximation as the
conversion technique. The converter features a high
8-Channel Multiplexer with Address Logic impedance chopper stabilized comparator, a 256R
0V to VCC Input Range voltage divider with analog switch tree and a
Outputs meet TTL Voltage Level Specifications successive approximation register. The 8-channel
multiplexer can directly access any of 8-single-ended
ADC0808 Equivalent to MM74C949 analog signals.
ADC0809 Equivalent to MM74C949-1 The device eliminates the need for external zero and
full-scale adjustments. Easy interfacing to
KEY SPECIFICATIONS microprocessors is provided by the latched and
Resolution: 8 Bits decoded multiplexer address inputs and latched TTL
Total Unadjusted Error: ±½ LSB and ±1 LSB TRI-STATE outputs.
Single Supply: 5 VDC The design of the ADC0808, ADC0809 has been
Low Power: 15 mW optimized by incorporating the most desirable aspects
of several A/D conversion techniques. The ADC0808,
Conversion Time: 100 μsADC0809 offers high speed, high accuracy, minimal
temperature dependence, excellent long-term
accuracy and repeatability, and consumes minimal
power. These features make this device ideally suited
to applications from process and machine control to
consumer and automotive applications. For 16-
channel multiplexer with common output (sample/hold
port) see ADC0816 data sheet. (See AN-247
(Literature Number SNOA595) for more information.)
Block Diagram
Connection Diagrams
1Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
2All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date. Copyright © 1999–2013, Texas Instruments Incorporated
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
ADC0808-N, ADC0809-N
SNAS535H OCTOBER 1999REVISED MARCH 2013
www.ti.com
Figure 1. PDIP Package Figure 2. PLCC
Package
See Package N0028E See Package FN0028A
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
Absolute Maximum Ratings(1)(2)(3)
Supply Voltage (VCC)(4) 6.5V
Voltage at Any Pin Except Control Inputs 0.3V to (VCC+0.3V)
Voltage at Control Inputs 0.3V to +15V
(START, OE, CLOCK, ALE, ADD A, ADD B, ADD C)
Storage Temperature Range 65°C to +150°C
Package Dissipation at TA=25°C 875 mW
Lead Temp. (Soldering, 10 seconds) PDIP Package (plastic) 260°C
PLCC Package Vapor Phase (60 seconds) 215°C
Infrared (15 seconds) 220°C
ESD Susceptibility(5) 400V
(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not
apply when operating the device beyond its specified operating conditions.
(2) All voltages are measured with respect to GND, unless otherwise specified.
(3) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
(4) A Zener diode exists, internally, from VCC to GND and has a typical breakdown voltage of 7 VDC.
(5) Human body model, 100 pF discharged through a 1.5 kΩresistor.
Operating Conditions (1)(2)
Temperature Range TMINTATMAX
40°CTA+85°C
Range of VCC 4.5 VDC to 6.0 VDC
(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not
apply when operating the device beyond its specified operating conditions.
(2) All voltages are measured with respect to GND, unless otherwise specified.
Electrical Characteristics Converter Specifications
Converter Specifications: VCC=5 VDC=VREF+, VREF()=GND, TMINTATMAX and fCLK=640 kHz unless otherwise stated.
Symbol Parameter Conditions Min Typ Max Units
ADC0808 25°C ±½ LSB
Total Unadjusted Error(1) TMIN to TMAX ±¾ LSB
(1) Total unadjusted error includes offset, full-scale, linearity, and multiplexer errors. See Figure 5. None of these A/Ds requires a zero or
full-scale adjust. However, if an all zero code is desired for an analog input other than 0.0V, or if a narrow full-scale span exists (for
example: 0.5V to 4.5V full-scale) the reference voltages can be adjusted to achieve this. See Figure 15.
2Submit Documentation Feedback Copyright © 1999–2013, Texas Instruments Incorporated
Product Folder Links: ADC0808-N ADC0809-N
ADC0808-N, ADC0809-N
www.ti.com
SNAS535H OCTOBER 1999REVISED MARCH 2013
Electrical Characteristics Converter Specifications (continued)
Converter Specifications: VCC=5 VDC=VREF+, VREF()=GND, TMINTATMAX and fCLK=640 kHz unless otherwise stated.
Symbol Parameter Conditions Min Typ Max Units
ADC0809 0°C to 70°C ±1 LSB
Total Unadjusted Error(1) TMIN to TMAX ± LSB
Input Resistance From Ref(+) to Ref() 1.0 2.5 kΩ
Analog Input Voltage Range See (2) V(+) or V() GND 0.1 VCC + 0.1 VDC
VREF(+) Voltage, Top of Ladder Measured at Ref(+) VCC VCC + 0.1 V
Voltage, Center of Ladder (VCC/2) 0.1 VCC/2 (VCC/2) + 0.1 V
VREF()Voltage, Bottom of Ladder Measured at Ref()0.1 0 V
IIN Comparator Input Current fc=640 kHz,(3) 2 ±0.5 2 μA
(2) Two on-chip diodes are tied to each analog input which will forward conduct for analog input voltages one diode drop below ground or
one diode drop greater than the VCCn supply. The spec allows 100 mV forward bias of either diode. This means that as long as the
analog VIN does not exceed the supply voltage by more than 100 mV, the output code will be correct. To achieve an absolute 0VDC to
5VDC input voltage range will therefore require a minimum supply voltage of 4.900 VDC over temperature variations, initial tolerance and
loading.
(3) Comparator input current is a bias current into or out of the chopper stabilized comparator. The bias current varies directly with clock
frequency and has little temperature dependence (Figure 8). See ANALOG COMPARATOR INPUTS
Electrical Characteristics Digital Levels and DC Specifications
Digital Levels and DC Specifications: ADC0808CCN, ADC0808CCV, ADC0809CCN and ADC0809CCV, 4.75VCC5.25V,
40°CTA+85°C unless otherwise noted
Symbol Parameter Conditions Min Typ Max Units
ANALOG MULTIPLEXER
VCC=5V, VIN=5V,
IOFF(+) OFF Channel Leakage Current TA=25°C 10 200 nA
TMIN to TMAX 1.0 μA
VCC=5V, VIN=0,
IOFF()OFF Channel Leakage Current TA=25°C 200 10 nA
TMIN to TMAX 1.0 μA
CONTROL INPUTS
VIN(1) Logical “1” Input Voltage (VCC 1.5) V
VIN(0) Logical “0” Input Voltage 1.5 V
Logical “1” Input Current (The Control
IIN(1) VIN=15V 1.0 μA
Inputs)
Logical “0” Input Current (The Control
IIN(0) VIN=0 1.0 μA
Inputs)
ICC Supply Current fCLK=640 kHz 0.3 3.0 mA
DATA OUTPUTS AND EOC (INTERRUPT)
VCC = 4.75V
VOUT(1) Logical “1” Output Voltage IOUT =360µA 2.4 V
IOUT =10µA 4.5 V
VOUT(0) Logical “0” Output Voltage IO=1.6 mA 0.45 V
VOUT(0) Logical “0” Output Voltage EOC IO=1.2 mA 0.45 V
VO=5V 3 μA
IOUT TRI-STATE Output Current VO=0 3μA
Electrical Characteristics Timing Specifications
Timing Specifications VCC=VREF(+)=5V, VREF()=GND, tr=tf=20 ns and TA=25°C unless otherwise noted.
Symbol Parameter Conditions MIn Typ Max Units
tSTCLK Start Time Delay from Clock (Figure 7) 300 900 ns
Copyright © 1999–2013, Texas Instruments Incorporated Submit Documentation Feedback 3
Product Folder Links: ADC0808-N ADC0809-N
ADC0808-N, ADC0809-N
SNAS535H OCTOBER 1999REVISED MARCH 2013
www.ti.com
Electrical Characteristics Timing Specifications (continued)
Timing Specifications VCC=VREF(+)=5V, VREF()=GND, tr=tf=20 ns and TA=25°C unless otherwise noted.
Symbol Parameter Conditions MIn Typ Max Units
tWS Minimum Start Pulse Width (Figure 7) 100 200 ns
tWALE Minimum ALE Pulse Width (Figure 7) 100 200 ns
tsMinimum Address Set-Up Time (Figure 7) 25 50 ns
tHMinimum Address Hold Time (Figure 7) 25 50 ns
tDAnalog MUX Delay Time From ALE RS=0Ω(Figure 7) 1 2.5 μs
tH1, tH0 OE Control to Q Logic State CL=50 pF, RL=10k (Figure 10) 125 250 ns
t1H, t0H OE Control to Hi-Z CL=10 pF, RL=10k (Figure 10) 125 250 ns
tcConversion Time fc=640 kHz, (Figure 7)(1) 90 100 116 μs
fcClock Frequency 10 640 1280 kHz
Clock
tEOC EOC Delay Time (Figure 7) 0 8 + 2 μSPeriods
CIN Input Capacitance At Control Inputs 10 15 pF
COUT TRI-STATE Output Capacitance At TRI-STATE Outputs 10 15 pF
(1) The outputs of the data register are updated one clock cycle before the rising edge of EOC.
4Submit Documentation Feedback Copyright © 1999–2013, Texas Instruments Incorporated
Product Folder Links: ADC0808-N ADC0809-N
ADC0808-N, ADC0809-N
www.ti.com
SNAS535H OCTOBER 1999REVISED MARCH 2013
Functional Description
MULTIPLEXER
The device contains an 8-channel single-ended analog signal multiplexer. A particular input channel is selected
by using the address decoder. Table 1 shows the input states for the address lines to select any channel. The
address is latched into the decoder on the low-to-high transition of the address latch enable signal.
Table 1. Analog Channel Selection
ADDRESS LINE
SELECTED ANALOG
CHANNEL C B A
IN0 L L L
IN1 L L H
IN2 L H L
IN3 L H H
IN4 H L L
IN5 H L H
IN6 H H L
IN7 H H H
CONVERTER CHARACTERISTICS
The Converter
The heart of this single chip data acquisition system is its 8-bit analog-to-digital converter. The converter is
designed to give fast, accurate, and repeatable conversions over a wide range of temperatures. The converter is
partitioned into 3 major sections: the 256R ladder network, the successive approximation register, and the
comparator. The converter's digital outputs are positive true.
The 256R ladder network approach (Figure 3) was chosen over the conventional R/2R ladder because of its
inherent monotonicity, which ensures no missing digital codes. Monotonicity is particularly important in closed
loop feedback control systems. A non-monotonic relationship can cause oscillations that will be catastrophic for
the system. Additionally, the 256R network does not cause load variations on the reference voltage.
The bottom resistor and the top resistor of the ladder network in Figure 3 are not the same value as the
remainder of the network. The difference in these resistors causes the output characteristic to be symmetrical
with the zero and full-scale points of the transfer curve. The first output transition occurs when the analog signal
has reached LSB and succeeding output transitions occur every 1 LSB later up to full-scale.
The successive approximation register (SAR) performs 8 iterations to approximate the input voltage. For any
SAR type converter, n-iterations are required for an n-bit converter. Figure 4 shows a typical example of a 3-bit
converter. In the ADC0808, ADC0809, the approximation technique is extended to 8 bits using the 256R
network.
The A/D converter's successive approximation register (SAR) is reset on the positive edge of the start conversion
start pulse. The conversion is begun on the falling edge of the start conversion pulse. A conversion in process
will be interrupted by receipt of a new start conversion pulse. Continuous conversion may be accomplished by
tying the end-of-conversion (EOC) output to the SC input. If used in this mode, an external start conversion pulse
should be applied after power up. End-of-conversion will go low between 0 and 8 clock pulses after the rising
edge of start conversion.
The most important section of the A/D converter is the comparator. It is this section which is responsible for the
ultimate accuracy of the entire converter. It is also the comparator drift which has the greatest influence on the
repeatability of the device. A chopper-stabilized comparator provides the most effective method of satisfying all
the converter requirements.
The chopper-stabilized comparator converts the DC input signal into an AC signal. This signal is then fed through
a high gain AC amplifier and has the DC level restored. This technique limits the drift component of the amplifier
since the drift is a DC component which is not passed by the AC amplifier. This makes the entire A/D converter
extremely insensitive to temperature, long term drift and input offset errors.
Copyright © 1999–2013, Texas Instruments Incorporated Submit Documentation Feedback 5
Product Folder Links: ADC0808-N ADC0809-N
ADC0808-N, ADC0809-N
SNAS535H OCTOBER 1999REVISED MARCH 2013
www.ti.com
Figure 6 shows a typical error curve for the ADC0808.
Figure 3. Resistor Ladder and Switch Tree
Figure 4. 3-Bit A/D Transfer Curve Figure 5. 3-Bit A/D Absolute Accuracy Curve
Figure 6. Typical Error Curve
6Submit Documentation Feedback Copyright © 1999–2013, Texas Instruments Incorporated
Product Folder Links: ADC0808-N ADC0809-N
ADC0808-N, ADC0809-N
www.ti.com
SNAS535H OCTOBER 1999REVISED MARCH 2013
Timing Diagram
Figure 7.
Copyright © 1999–2013, Texas Instruments Incorporated Submit Documentation Feedback 7
Product Folder Links: ADC0808-N ADC0809-N
ADC0808-N, ADC0809-N
SNAS535H OCTOBER 1999REVISED MARCH 2013
www.ti.com
Typical Performance Characteristics
Comparator IIN
vs
VIN
(VCC=VREF=5V)
Figure 8.
Multiplexer RON
vs
VIN
(VCC=VREF=5V)
Figure 9.
8Submit Documentation Feedback Copyright © 1999–2013, Texas Instruments Incorporated
Product Folder Links: ADC0808-N ADC0809-N
tH1
50%
10%
50%
90%
tr
tH0
50%
10%
50%
90%
tr
ADC0808-N, ADC0809-N
www.ti.com
SNAS535H OCTOBER 1999REVISED MARCH 2013
TRI-STATE Test Circuits and Timing Diagrams
t1H, tH1 t0H, tH0
t1H, CL= 10 pF t0H, CL= 10 pF
tH1, CL= 50 pF tH0, CL= 50 pF
Figure 10. TRI-STATE Test Circuits and Timing Diagrams
Copyright © 1999–2013, Texas Instruments Incorporated Submit Documentation Feedback 9
Product Folder Links: ADC0808-N ADC0809-N
ADC0808-N, ADC0809-N
SNAS535H OCTOBER 1999REVISED MARCH 2013
www.ti.com
APPLICATIONS INFORMATION
OPERATION
RATIOMETRIC CONVERSION
The ADC0808, ADC0809 is designed as a complete Data Acquisition System (DAS) for ratiometric conversion
systems. In ratiometric systems, the physical variable being measured is expressed as a percentage of full-scale
which is not necessarily related to an absolute standard. The voltage input to the ADC0808 is expressed by the
equation
VIN= Input voltage into the ADC0808
Vfs= Full-scale voltage
VZ= Zero voltage
DX= Data point being measured
DMAX= Maximum data limit
DMIN= Minimum data limit (1)
A good example of a ratiometric transducer is a potentiometer used as a position sensor. The position of the
wiper is directly proportional to the output voltage which is a ratio of the full-scale voltage across it. Since the
data is represented as a proportion of full-scale, reference requirements are greatly reduced, eliminating a large
source of error and cost for many applications. A major advantage of the ADC0808, ADC0809 is that the input
voltage range is equal to the supply range so the transducers can be connected directly across the supply and
their outputs connected directly into the multiplexer inputs, (Figure 11).
Ratiometric transducers such as potentiometers, strain gauges, thermistor bridges, pressure transducers, etc.,
are suitable for measuring proportional relationships; however, many types of measurements must be referred to
an absolute standard such as voltage or current. This means a system reference must be used which relates the
full-scale voltage to the standard volt. For example, if VCC=VREF=5.12V, then the full-scale range is divided into
256 standard steps. The smallest standard step is 1 LSB which is then 20 mV.
RESISTOR LADDER LIMITATIONS
The voltages from the resistor ladder are compared to the selected into 8 times in a conversion. These voltages
are coupled to the comparator via an analog switch tree which is referenced to the supply. The voltages at the
top, center and bottom of the ladder must be controlled to maintain proper operation.
The top of the ladder, Ref(+), should not be more positive than the supply, and the bottom of the ladder, Ref(),
should not be more negative than ground. The center of the ladder voltage must also be near the center of the
supply because the analog switch tree changes from N-channel switches to P-channel switches. These
limitations are automatically satisfied in ratiometric systems and can be easily met in ground referenced systems.
Figure 12 shows a ground referenced system with a separate supply and reference. In this system, the supply
must be trimmed to match the reference voltage. For instance, if a 5.12V is used, the supply should be adjusted
to the same voltage within 0.1V.
Figure 11. Ratiometric Conversion System
10 Submit Documentation Feedback Copyright © 1999–2013, Texas Instruments Incorporated
Product Folder Links: ADC0808-N ADC0809-N
ADC0808-N, ADC0809-N
www.ti.com
SNAS535H OCTOBER 1999REVISED MARCH 2013
The ADC0808 needs less than a milliamp of supply current so developing the supply from the reference is
readily accomplished. In Figure 13 a ground referenced system is shown which generates the supply from the
reference. The buffer shown can be an op amp of sufficient drive to supply the milliamp of supply current and the
desired bus drive, or if a capacitive bus is driven by the outputs a large capacitor will supply the transient supply
current as seen in Figure 14. The LM301 is overcompensated to insure stability when loaded by the 10 μF output
capacitor.
The top and bottom ladder voltages cannot exceed VCC and ground, respectively, but they can be symmetrically
less than VCC and greater than ground. The center of the ladder voltage should always be near the center of the
supply. The sensitivity of the converter can be increased, (i.e., size of the LSB steps decreased) by using a
symmetrical reference system. In Figure 15, a 2.5V reference is symmetrically centered about VCC/2 since the
same current flows in identical resistors. This system with a 2.5V reference allows the LSB bit to be half the size
of a 5V reference system.
Figure 12. Ground Referenced
Conversion System Using Trimmed Supply
Figure 13. Ground Referenced Conversion System with
Reference Generating VCC Supply
Copyright © 1999–2013, Texas Instruments Incorporated Submit Documentation Feedback 11
Product Folder Links: ADC0808-N ADC0809-N
ADC0808-N, ADC0809-N
SNAS535H OCTOBER 1999REVISED MARCH 2013
www.ti.com
Figure 14. Typical Reference and Supply Circuit
RA=RB
*Ratiometric transducers
Figure 15. Symmetrically Centered Reference
CONVERTER EQUATIONS
The transition between adjacent codes N and N+1 is given by:
(2)
The center of an output code N is given by:
(3)
The output code N for an arbitrary input are the integers within the range:
Where:
VIN=Voltage at comparator input
VREF(+)=Voltage at Ref(+)
VREF()=Voltage at Ref()
VTUE=Total unadjusted error voltage (typically
VREF(+)÷512) (4)
12 Submit Documentation Feedback Copyright © 1999–2013, Texas Instruments Incorporated
Product Folder Links: ADC0808-N ADC0809-N
ADC0808-N, ADC0809-N
www.ti.com
SNAS535H OCTOBER 1999REVISED MARCH 2013
ANALOG COMPARATOR INPUTS
The dynamic comparator input current is caused by the periodic switching of on-chip stray capacitances. These
are connected alternately to the output of the resistor ladder/switch tree network and to the comparator input as
part of the operation of the chopper stabilized comparator.
The average value of the comparator input current varies directly with clock frequency and with VIN as shown in
Figure 8.
If no filter capacitors are used at the analog inputs and the signal source impedances are low, the comparator
input current should not introduce converter errors, as the transient created by the capacitance discharge will die
out before the comparator output is strobed.
If input filter capacitors are desired for noise reduction and signal conditioning they will tend to average out the
dynamic comparator input current. It will then take on the characteristics of a DC bias current whose effect can
be predicted conventionally.
Typical Application
*Address latches needed for 8085 and SC/MP interfacing the ADC0808 to a microprocessor
Table 2. Microprocessor Interface Table
PROCESSOR READ WRITE INTERRUPT (COMMENT)
8080 MEMR MEMW INTR (Thru RST Circuit)
8085 RD WR INTR (Thru RST Circuit)
Z-80 RD WR INT (Thru RST Circuit, Mode 0)
SC/MP NRDS NWDS SA (Thru Sense A)
6800 VMA•φ2•R/W VMA•φ•R/W IRQA or IRQB (Thru PIA)
Copyright © 1999–2013, Texas Instruments Incorporated Submit Documentation Feedback 13
Product Folder Links: ADC0808-N ADC0809-N
ADC0808-N, ADC0809-N
SNAS535H OCTOBER 1999REVISED MARCH 2013
www.ti.com
REVISION HISTORY
Changes from Revision G (March 2013) to Revision H Page
Changed layout of National Data Sheet to TI format .......................................................................................................... 13
14 Submit Documentation Feedback Copyright © 1999–2013, Texas Instruments Incorporated
Product Folder Links: ADC0808-N ADC0809-N
PACKAGE OPTION ADDENDUM
www.ti.com 17-Nov-2018
Addendum-Page 1
PACKAGING INFORMATION
Orderable Device Status
(1)
Package Type Package
Drawing Pins Package
Qty Eco Plan
(2)
Lead/Ball Finish
(6)
MSL Peak Temp
(3)
Op Temp (°C) Device Marking
(4/5)
Samples
ADC0808CCN/NOPB LIFEBUY PDIP N 28 13 Green (RoHS
& no Sb/Br) CU SN Level-1-NA-UNLIM -40 to 85 ADC0808CCN
ADC0808CCV/NOPB ACTIVE PLCC FN 28 35 Green (RoHS
& no Sb/Br) CU SN Level-2A-245C-4
WEEK -40 to 85 ADC0808
CCV
ADC0808CCVX/NOPB ACTIVE PLCC FN 28 750 Green (RoHS
& no Sb/Br) CU SN Level-2A-245C-4
WEEK -40 to 85 ADC0808
CCV
ADC0809CCN/NOPB LIFEBUY PDIP N 28 13 Green (RoHS
& no Sb/Br) CU SN Level-1-NA-UNLIM -40 to 85 ADC0809CCN
ADC0809CCV/NOPB ACTIVE PLCC FN 28 35 Green (RoHS
& no Sb/Br) CU SN Level-2A-245C-4
WEEK -40 to 85 ADC0809
CCV
ADC0809CCVX/NOPB ACTIVE PLCC FN 28 750 Green (RoHS
& no Sb/Br) CU SN Level-2A-245C-4
WEEK -40 to 85 ADC0809
CCV
MM74C949N OBSOLETE PDIP N 28 TBD Call TI Call TI -40 to 85 ADC0808CCN
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
PACKAGE OPTION ADDENDUM
www.ti.com 17-Nov-2018
Addendum-Page 2
(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
MECHANICAL DATA
MPDI008 – OCTOBER 1994
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
N (R-PDIP-T**) PLASTIC DUAL-IN-LINE PACKAGE
24 PIN SHOWN
12
Seating Plane
0.560 (14,22)
0.520 (13,21)
13
0.610 (15,49)
0.590 (14,99)
524840
0.125 (3,18) MIN
2.390
(60,71)
(62,23)(53,09)
(51,82)
2.040
2.090 2.450 2.650
(67,31)
(65,79)
2.590
0.010 (0,25) NOM
4040053/B 04/95
A
0.060 (1,52) TYP
1
24
322824
1.230
(31,24)
(32,26) (36,83)
(35,81)
1.410
1.450
1.270
PINS **
DIM
0.015 (0,38)
0.021 (0,53)
A MIN
A MAX 1.650
(41,91)
(40,89)
1.610
0.020 (0,51) MIN
0.200 (5,08) MAX
0.100 (2,54)
M
0.010 (0,25) 0°–15°
NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.
C. Falls within JEDEC MS-011
D. Falls within JEDEC MS-015 (32 pin only)
www.ti.com
PACKAGE OUTLINE
C
28X -.021.013 -0.530.33[ ]
28X -.032.026 -0.810.66[ ]
TYP
-.495.485 -12.5712.32[ ]
24X .050
[1.27]
-.438.382 -11.129.71[ ]
(.008)
[0.2]
TYP-.120.090 -3.042.29[ ]
.180 MAX
[4.57] .020 MIN
[0.51]
B
NOTE 3
-.456.450 -11.5811.43[ ]
A
NOTE 3
-.456.450 -11.5811.43[ ]
4215153/B 05/2017
4215153/B 05/2017
PLCC - 4.57 mm max heightFN0028A
PLASTIC CHIP CARRIER
NOTES:
1. All linear dimensions are in inches. Any dimensions in brackets are in millimeters. Any dimensions in parenthesis are for reference only.
Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Dimension does not include mold protrusion. Maximum allowable mold protrusion .01 in [0.25 mm] per side.
4. Reference JEDEC registration MS-018.
PIN 1 ID
(OPTIONAL)
128
4
12 18
19
25
5
11
.004 [0.1] C
.007 [0.18] C A B
SEATING PLANE
SCALE 1.000
www.ti.com
EXAMPLE BOARD LAYOUT
.002 MAX
[0.05]
ALL AROUND
.002 MIN
[0.05]
ALL AROUND
28X (.094)
[2.4]
28X (.026 )
[0.65]
24X (.050 )
[1.27]
(.429 )
[10.9]
(.429 )
[10.9]
(R.002 ) TYP
[0.05]
4215153/B 05/2017
4215153/B 05/2017
PLCC - 4.57 mm max heightFN0028A
PLASTIC CHIP CARRIER
NOTES: (continued)
5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
LAND PATTERN EXAMPLE
EXPOSED METAL SHOWN
SCALE:6X
SYMM
SYMM
128
4
12 18
19
25
5
11
METAL SOLDER MASK
OPENING
NON SOLDER MASK
DEFINED
(PREFERRED) SOLDER MASK DETAILS
EXPOSED METAL
SOLDER MASK
OPENING METAL UNDER
SOLDER MASK
SOLDER MASK
DEFINED
EXPOSED METAL
www.ti.com
EXAMPLE STENCIL DESIGN
28X (.026 )
[0.65]
28X (.094)
[2.4]
(.429 )
[10.9]
(.429 )
[10.9]
24X (.050 )
[1.27]
(R.002 ) TYP
[0.05]
PLCC - 4.57 mm max heightFN0028A
PLASTIC CHIP CARRIER
4215153/B 05/2017
PLCC - 4.57 mm max heightFN0028A
PLASTIC CHIP CARRIER
NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
8. Board assembly site may have different recommendations for stencil design.
SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:6X
SYMM
SYMM
128
4
12 18
19
25
5
11
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you
permission to use these resources only for development of an application that uses the TI products described in the resource. Other
reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third
party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims,
damages, costs, losses, and liabilities arising out of your use of these resources.
TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on
ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable
warranties or warranty disclaimers for TI products.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2018, Texas Instruments Incorporated