CDC2509A 3.3-V PHASE-LOCK LOOP CLOCK DRIVER SCAS603A - APRIL 1998 - REVISED JUNE 1998 D D D D D D D D D D PW PACKAGE (TOP VIEW) Spread Spectrum Clock Compatible 100 MHz Maximum Frequency Available in Plastic 24-Pin TSSOP Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications Distributes One Clock Input to One Bank of Five and One Bank of Four Outputs Separate Output Enable for Each Output Bank External Feedback (FBIN) Pin Is Used to Synchronize the Outputs to the Clock Input On-Chip Series Damping Resistors No External RC Network Required Operates at 3.3-V VCC AGND VCC 1Y0 1Y1 1Y2 GND GND 1Y3 1Y4 VCC 1G FBOUT 1 24 2 23 3 22 4 21 5 20 6 19 7 18 8 17 9 16 10 15 11 14 12 13 CLK AVCC VCC 2Y0 2Y1 GND GND 2Y2 2Y3 VCC 2G FBIN description The CDC2509A is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDC2509A operates at 3.3-V VCC and provides integrated series-damping resistors that make it ideal for driving point-to-point loads. One bank of five outputs and one bank of four outputs provide nine low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at CLK. Each bank of outputs can be enabled or disabled separately via the control (1G and 2G) inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state. Unlike many products containing PLLs, the CDC2509A does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost. Because it is based on PLL circuitry, the CDC2509A requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required, following power up and application of a fixed-frequency, fixed-phase signal at CLK, and following any changes to the PLL reference or feedback signals. The PLL can be bypassed for test purposes by strapping AVCC to ground. The CDC2509A is characterized for operation from 0C to 70C. FUNCTION TABLE OUTPUTS INPUTS 1G 2G CLK 1Y (0:4) 2Y (0:3) FBOUT X X L L L L L L H L L H L H H L H H H L H H L H H H H H H H Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Copyright 1998, Texas Instruments Incorporated PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. POST OFFICE BOX 655303 * DALLAS, TEXAS 75265 1 CDC2509A 3.3-V PHASE-LOCK LOOP CLOCK DRIVER SCAS603A - APRIL 1998 - REVISED JUNE 1998 functional block diagram 1G 11 3 4 5 8 9 2G 20 24 IIIIIII AAAAAA IIIIIII AAAAAA IIIIIII IIIIIII PLL FBIN AVCC 13 23 AVAILABLE OPTIONS PACKAGE 2 1Y1 1Y2 1Y3 1Y4 14 21 CLK 1Y0 TA SMALL OUTLINE (PW) 0C to 70C CDC2509APWR POST OFFICE BOX 655303 * DALLAS, TEXAS 75265 17 16 12 2Y0 2Y1 2Y2 2Y3 FBOUT CDC2509A 3.3-V PHASE-LOCK LOOP CLOCK DRIVER SCAS603A - APRIL 1998 - REVISED JUNE 1998 Terminal Functions TERMINAL NAME NO. TYPE DESCRIPTION CLK 24 I Clock input. CLK provides the clock signal to be distributed by the CDC2509A clock driver. CLK is used to provide the reference signal to the integrated PLL that generates the clock output signals. CLK must have a fixed frequency and fixed phase for the PLL to obtain phase lock. Once the circuit is powered up and a valid CLK signal is applied, a stabilization time is required for the PLL to phase lock the feedback signal to its reference signal. FBIN 13 I Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hard-wired to FBOUT to complete the PLL. The integrated PLL synchronizes CLK and FBIN so that there is nominally zero phase error between CLK and FBIN. 1G 11 I Output bank enable. 1G is the output enable for outputs 1Y(0:4). When 1G is low, outputs 1Y(0:4) are disabled to a logic-low state. When 1G is high, all outputs 1Y(0:4) are enabled and switch at the same frequency as CLK. 2G 14 I Output bank enable. 2G is the output enable for outputs 2Y(0:3). When 2G is low, outputs 2Y(0:3) are disabled to a logic low state. When 2G is high, all outputs 2Y(0:3) are enabled and switch at the same frequency as CLK. FBOUT 12 O Feedback output. FBOUT is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to FBIN, FBOUT completes the feedback loop of the PLL. FBOUT has and integrated 25- series-damping resistor. 1Y (0:4) 3, 4, 5, 8, 9 O Clock outputs. These outputs provide low-skew copies of CLK. Output bank 1Y(0:4) is enabled via the 1G input. These outputs can be disabled to a logic-low state by deasserting the 1G control input. Each output has an integrated 25- series-damping resistor. 2Y (0:3) 16, 17, 20, 21 O Clock outputs. These outputs provide low-skew copies of CLK. Output bank 2Y(0:3) is enabled via the 2G input. These outputs can be disabled to a logic-low state by deasserting the 2G control input. Each output has an integrated 25- series-damping resistor. AVCC 23 Power Analog power supply. AVCC provides the power reference for the analog circuitry. In addition, AVCC can be used to bypass the PLL for test purposes. When AVCC is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs. AGND 1 Ground Analog ground. AGND provides the ground reference for the analog circuitry. VCC GND 2, 10, 15, 22 Power Power supply 6, 7, 18, 19 Ground Ground POST OFFICE BOX 655303 * DALLAS, TEXAS 75265 3 CDC2509A 3.3-V PHASE-LOCK LOOP CLOCK DRIVER SCAS603A - APRIL 1998 - REVISED JUNE 1998 absolute maximum ratings over operating free-air temperature range (unless otherwise noted) Supply voltage range, AVCC (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AVCC < VCC +0.7 V Supply voltage range, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to 4.6 V Input voltage range, VI (see Note 2) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to 6.5 V Voltage range applied to any output in the high or low state, VO (see Notes 2 and 3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.5 V to VCC + 0.5 V Input clamp current, IIK (VI < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -50 mA Output clamp current, IOK (VO < 0 or VO > VCC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 mA Continuous output current, IO (VO = 0 to VCC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 mA Continuous current through each VCC or GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 mA Maximum power dissipation at TA = 55C (in still air) (see Note 4) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.7 W Storage temperature range, Tstg . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -65C to 150C Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. AVCC must not exceed VCC. 2. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 3. This value is limited to 4.6 V maximum. 4. The maximum package power dissipation is calculated using a junction temperature of 150C and a board trace length of 750 mils. For more information, refer to the Package Thermal Considerations application note in the ABT Advanced BiCMOS Technology Data Book, literature number SCBD002. recommended operating conditions (see Note 5) VCC, AVCC Supply voltage VIH High-level input voltage MAX 3 3.6 2 UNIT V V VIL VI Low-level input voltage 0.8 IOH IOL High-level output current VCC -12 mA Low-level output current 12 mA 70 C Input voltage 0 TA Operating free-air temperature NOTE 5: Unused inputs must be held high or low to prevent them from floating. 4 MIN POST OFFICE BOX 655303 * DALLAS, TEXAS 75265 0 V V CDC2509A 3.3-V PHASE-LOCK LOOP CLOCK DRIVER SCAS603A - APRIL 1998 - REVISED JUNE 1998 electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) PARAMETER TEST CONDITIONS VIK II = -18 mA IOH = -100 A VOH IOH = -12 mA IOH = - 6 mA VOL II ICC ICC Ci Co VCC, AVCC 3V MIN MIN to MAX 3V VCC-0.2 2.1 3V 2.4 IOL = 100 A IOL = 12 mA TYP VI = VCC or GND, One input at VCC - 0.6 V, IO = 0, Outputs: low or high Other inputs at VCC or GND V 0.2 3V 0.8 3V 0.55 V 3.6 V 5 A 3.6 V 10 A 500 A 3.3 V to 3.6 V VI = VCC or GND VO = VCC or GND UNIT -1.2 V MIN to MAX IOL = 6 mA VI = VCC or GND MAX 3.3 V 4 pF 3.3 V 6 pF For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. For ICC of AVCC, see Figure 5. timing requirements over recommended ranges of supply voltage and operating free-air temperature MIN fclk Clock frequency Input clock duty cycle Stabilization time MAX UNIT 80 100 MHz 40% 60% 1 ms Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application. switching characteristics over recommended ranges of supply voltage and operating free-air temperature, CL = 30 pF (see Note 6 and Figures 1 and 2) FROM (INPUT)/CONDITION TO (OUTPUT) 80 MHz < CLKIN 100 MHz FBIN CLKIN = 100 MHz FBIN tsk(o) Jitter(pk-pk) (see Figure 4) Any Y or FBOUT Any Y or FBOUT Clkin = 100 MHz Any Y or FBOUT Duty cycle F(clkin > 80 MHz) Any Y or FBOUT PARAMETER tphase error, reference (see Note 7, Figure 3) tphase error, - jitter (see Note 8) VCC, AVCC = 3.3 V 0.165 V VCC, AVCC = 3.3 V 0.3 V MIN MIN TYP MAX TYP -700 -750 -350 -300 - 540 * DALLAS, TEXAS 75265 ps ps 200 ps -150 150 ps 45% 55% tr Any Y or FBOUT 1.3 1.9 0.8 2.1 tf Any Y or FBOUT 1.7 2.5 1.2 2.7 These parameters are not production tested. The tsk(o) specification is only valid for equal loading of all outputs. NOTES: 6. The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed. 7. This is considered as static phase error. 8. Phase error does not include jitter. The total phase error is - 900 ps to -200 ps for the 5% VCC range. POST OFFICE BOX 655303 UNIT MAX ns ns 5 CDC2509A 3.3-V PHASE-LOCK LOOP CLOCK DRIVER SCAS603A - APRIL 1998 - REVISED JUNE 1998 PARAMETER MEASUREMENT INFORMATION 3V Input 50% VCC 0V tpd From Output Under Test 30 pF 500 W Output 2V 0.4 V tr LOAD CIRCUIT FOR OUTPUTS 50% VCC VOH 2V 0.4 V VOL tf VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES NOTES: A. CL includes probe and jig capacitance. B. All input pulses are supplied by generators having the following characteristics: PRR 100 MHz, ZO = 50 , tr 1.2 ns, tf 1.2 ns. C. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms CLKIN FBIN tphase error FBOUT Any Y tsk(o) Any Y Any Y tsk(o) Figure 2. Phase Error and Skew Calculations 6 POST OFFICE BOX 655303 * DALLAS, TEXAS 75265 CDC2509A 3.3-V PHASE-LOCK LOOP CLOCK DRIVER SCAS603A - APRIL 1998 - REVISED JUNE 1998 TYPICAL CHARACTERISTICS STATIC PHASE ERROR vs CLOCK FREQUENCY JITTER (PEAK-TO-PEAK) vs CLOCK FREQUENCY -300 -350 550 AVCC, VCC = 3.3 V TA = 25C Jitter (Peak-to-Peak) - ps 450 -450 -500 -550 -600 -650 400 350 300 250 200 -700 150 70 80 90 100 110 120 100 60 130 70 fclk - Clock Frequency - MHz 80 90 100 110 120 130 fclk - Clock Frequency - MHz Figure 3 Figure 4 ANALOG SUPPLY CURRENT vs CLOCK FREQUENCY 14 12 AICC - Analog Supply Current - mA Static Phase Error - ps -400 -750 60 AVCC, VCC = 3.3 V RL = 500 CL = 30 pF TA = 25C All Outputs Switching 500 AVCC, VCC = 3.3 V TA = 25C 10 8 6 4 2 0 30 50 70 90 110 130 fclk - Clock Frequency - MHz Figure 5 POST OFFICE BOX 655303 * DALLAS, TEXAS 75265 7 CDC2509A 3.3-V PHASE-LOCK LOOP CLOCK DRIVER SCAS603A - APRIL 1998 - REVISED JUNE 1998 MECHANICAL INFORMATION PW (R-PDSO-G**) PLASTIC SMALL-OUTLINE PACKAGE 14 PIN SHOWN 0,30 0,19 0,65 14 0,10 M 8 0,15 NOM 4,50 4,30 6,60 6,20 Gage Plane 0,25 1 7 0- 8 0,75 0,50 A Seating Plane 1,20 MAX 0,10 0,05 MIN PINS ** 8 14 16 20 24 28 A MAX 3,10 5,10 5,10 6,60 7,90 9,80 A MIN 2,90 4,90 4,90 6,40 7,70 9,60 DIM 4040064 / E 08/96 NOTES: A. B. C. D. 8 All linear dimensions are in millimeters. This drawing is subject to change without notice. Body dimensions do not include mold flash or protrusion not to exceed 0,15. Falls within JEDEC MO-153 POST OFFICE BOX 655303 * DALLAS, TEXAS 75265 IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright 1998, Texas Instruments Incorporated